Circuitry

SGLS225B - JANUARY 2004 - REVISED APRIL 2008

19

18

17

16

DUT2\_d

🗀 OUT2\_u

🔲 LL2

💷 LH2

• Qualified for Automotive Applications

 Independent Dual-Outputs Operate 180° Out of Phase

- Wide Input Voltage Range: 4.5-V 28-V
- Adjustable Output Voltage Down to 0.9 V
- Pin-Selectable PWM/SKIP Mode for High Efficiency Under Light Loads
- Synchronous Buck Operation Allows up to 95% Efficiency
- Separate Standby Control and Overcurrent Protection For Each Channel
- Programmable Short-Circuit Protection
- Low Supply (1 mA) and Shutdown (1 nA) Current
- Power Good Output
- High-Speed Error Amplifiers

#### description

The TPS5120 is a dual channel, high-efficiency synchronous buck controller where the outputs run 180 degrees out of phase, which lowers the



Sequencing Easily Achieved by Selecting

5-V Linear Regulator Power Internal IC

Softstart Capacitor Values.

12

13

14

15

input current ripple, thereby reducing the input capacitance cost. The PWM/SKIP pin allows the operating mode to switch from PWM mode to skip mode under light load conditions. The skip mode enables a lower operating frequency and shortens the pulse width to the low-side MOSFET, increasing the efficiency under light load conditions. These two modes, along with synchronous-rectifier drivers, dead time, and very low quiescent current, allow power to be conserved and the battery life to be extended under all load conditions. The 1.5 A (typical) high-side and low-side MOSFET drivers on-chip are designed to drive less expensive N-channel MOSFETs. The resistorless current protection and fixed high-side driver voltage simplify the power supply design and reduce the external parts count. Each channel is independent, offering a separate controller, overcurrent protection, and standby control. Sequencing is flexible and can be tailored by choosing different softstart capacitor values. Other features, such as undervoltage lockout, power good, overvoltage, undervoltage, and programmable short-circuit protection promote system reliability.

POWERGOOD

SOFTSTART2

FB2 💷

INV2

#### **ORDERING INFORMATION**<sup>†</sup>

|                | PACKAGE‡       |  |  |  |
|----------------|----------------|--|--|--|
| TA             | TSSOP          |  |  |  |
|                | (DBT)          |  |  |  |
| –40°C to 125°C | TPS5120QDBTRQ1 |  |  |  |

For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at http://www.ti.com.
Package drawings, thermal data, and

symbolization are available at http://www.ti.com/packaging.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2008 Texas Instruments Incorporated

SGLS225B - JANUARY 2004 - REVISED APRIL 2008

### typical design







SGLS225B - JANUARY 2004 - REVISED APRIL 2008

#### SOFTSTART1 SOFTSTART1 PWM Comp LH1 $\overline{}$ Skip Comp. DLY OUT1\_u П LL1 DLY OUT1 d FB1 OUTGND1 INV1 -0 🚽 Err Amp. LSD Trip Ŷ # 0.85 V -(V<sub>CC</sub>-VTRIP1) СТ т ✐ Щ HSD Trip $\rightarrow$ osc TRIP1 OVP1 Current Comp. FLT Ш Current Protection Trigger UVLO STBY1 SIGNAL $\diamond$ t 一 一 0.85 V+12% V<sub>CC</sub> - VTRIP1 т OVP2 STBY2 Vcc t 0.85 V+12% V<sub>CC</sub> - VTRIP2 UVP1 9 Timer TRIP2 0.85 V -19.4% Phase rh UVP2 Inverter HSD Trip $\left( \right)$ rt. 0.85 V -19.4% LSD Trip <u>Т</u> "" FB2 -(V<sub>CC</sub> - VTRIP2) OUTGND2 Err Amp INV2 0 4 ÷ OUT2\_d DLY PWM Comp LL2 PWM/SKIP DLY OUT2\_u Т , Skip Comp. LH2 UVLO 0.85 V SOFTSTART2 h SOFTSTART2 l SFT2 $\int_{M}$ SFT1 UVLO Comp. 5.0 V VCC VREF5 য Щ V<sub>ref</sub> 5 VREG REG5V\_IN L STBY1 INV1 4.5 V T STBY2 REF т 0.85 \ PGcomp1 +0.85 V-Æ POWERGOOD H5V\_STBY INV2 INV1 PGcomp3 GND $\mathcal{H}$ PGcomp4 т 0.85 V +7% 0.85 V +7% PGcomp2 0.85 V -7%

### functional block diagram



SGLS225B - JANUARY 2004 - REVISED APRIL 2008

### **Terminal Functions**

| TERMINAL        |     |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----------------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME            | NO. | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| СТ              | 5   | I/O | External capacitor from CT to GND for adjusting the triangle oscillator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| FB1             | 2   | 0   | Feedback output of CH1 error amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| FB2             | 14  | 0   | Feedback output of CH2 error amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| GND             | 7   |     | Control GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| INV1            | 1   | I   | Inverting input of the CH1 error amplifier, skip comparator, and OVP1/UVP1 comparator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| INV2            | 15  | Ι   | Inverting input of the CH2 error amplifier, skip comparator, and OVP2/UVP2 comparator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| LH1             | 30  | I/O | Bootstrap capacitor connection for CH1 high-side gate drive                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| LH2             | 16  | I/O | Bootstrap capacitor connection for CH2 high-side gate drive                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| LL1             | 28  | I/O | Bootstrap this pin low for CH1 high-side gate driving return and output current protection. Connect this pin to the junction of the high-side and low-side FETs for a floating drive configuration.                                                                                                                                                                                                                                                                                                                                                                                                                     |
| LL2             | 18  | I/O | Bootstrap this pin low for CH2 high-side gate driving return and output current protection. Connect this pin to the junction of the high-side and low-side FETs for a floating drive configuration.                                                                                                                                                                                                                                                                                                                                                                                                                     |
| OUT1_d          | 27  | 0   | Gate drive output for CH1 low-side gate drive                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| OUT2_d          | 19  | 0   | Gate drive output for CH2 low-side gate drive                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| OUT1_u          | 29  | 0   | Gate drive output for CH1 high-side switching FETs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| OUT2_u          | 17  | 0   | Gate drive output for CH2 high-side switching FETs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| OUTGND1         | 26  |     | Ground for CH1 FET drivers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| OUTGND2         | 20  |     | Ground for CH2 FET drivers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| POWERGOOD       | 12  | 0   | Power good open-drain output. When low, POWERGOOD reports an output fail condition. PG comparators monitor both SMPS's over voltage and UVLO of VREF5. The threshold is $\pm$ 7%. When the SMPS starts up, the POWERGOOD pin's output goes high. POWERGOOD also monitors VREF5's UVLO output.                                                                                                                                                                                                                                                                                                                           |
| PWM/SKIP        | 4   | I   | PWM/SKIP mode select pin. The PWM/SKIP pin is used to change the output's operating mode. If this terminal is lower than 0.5 V, it works in PWM mode. When a minimum voltage of 2 V is applied, the device operates in skip mode. In light load condition (< 0.2 A), the skip mode gives a short pulse to the low-side FETs instead of a full pulse. With this control, switching frequency is lowered and switching loss is reduced. Also, the output capacitor energy discharging through the output inductor and low-side FETs is stopped. Therefore, TPS5120 achieves a higher efficiency in light load conditions. |
| REF             | 8   | 0   | 0.85-V reference voltage output. The 0.85-V reference voltage is used for setting the output voltage and the voltage protection. This reference voltage is dropped down from a 5-V regulator.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| REG5V_IN        | 21  | I   | External 5-V input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| FLT             | 11  | I/O | Fault latch timer pin. An external capacitor is connected between FLT and GND to set the FLT enable time up.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| SOFTSTART1      | 3   | I/O | External capacitor from SOFTSTART1 to GND for CH1 softstart control. Separate soft-start terminals make it possible to set the start-up time of each output independently.                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| SOFTSTART2      | 13  | I/O | External capacitor from SOFTSTART2 to GND for CH2 softstart control. Separate soft-start terminals make it possible to set the start-up time of each output independently.                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| STBY1           | 9   | I   | Standby control for CH1. SMPS1 can be switched into standby mode separately by grounding the STBY1 pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| STBY2           | 10  | Ι   | Standby control for CH2. SMPS2 can be switched into standby mode separately by grounding the STBY2 pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| TRIP1           | 25  | Ι   | External resistor connection for CH1 output current control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| TRIP2           | 23  | I   | External resistor connection for CH2 output current control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| V <sub>CC</sub> | 24  |     | Supply voltage input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| VREF5           | 22  | 0   | 5-V internal regulator output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 5V_STBY         | 6   | Ι   | 5-V linear regulator control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |



#### detailed description

#### switching-mode power supply (SMPS) 1, 2

The TPS5120 includes dual SMPS controllers that operate 180° out of phase and at the same frequency. Both channels have standby and softstart.

#### 5-V regulator

An internal linear voltage regulator is used for the high-side driver bootstrap voltage and source of VREF (0.85 V). When the 5-V regulator is disconnected from the MOSFET drivers, it is only used for the source of VREF. Since the input voltage range is from 4.5 V to 28 V, this feature offers a fixed voltage for the bootstrap voltage so that the drive design is much easier. It is also used for powering the low-side driver. The tolerance is 4%. The 5-V regulator is disabled when STBY1, STBY2, and 5V\_STBY are all set low.

#### 5-V switch

If the internal 5-V switch senses the 5-V input from the REG5V\_IN pin, the internal 5-V linear regulator is disconnected from the MOSFET drivers. The external 5 V is then used for both the low-side driver and the high-side bootstrap, thus, increasing the efficiency.

#### error amplifier

Each channel has its own error amplifier to regulate the output voltage of the synchronous buck converter. It is used in the PWM mode for the high output current condition (> 0.2 A). The unity gain bandwidth is 2.5 MHz. This decreases the amplifier delay during fast load transients and contributes to a fast transient response.

#### skip comparator

In skip mode, each channel has its own hysteretic comparator to regulate the output voltage of the synchronous buck converter. The hysteresis is set internally and is typically set at 9 mV. The delay from the comparator input to the driver output is typically 1.2  $\mu$ s.

#### low-side driver

The low-side driver is designed to drive low  $r_{ds(on)}$  N-channel MOSFETs. The maximum drive voltage is 5 V from VREF5. The current rating of the driver is typically 1.5 A at source and sink.

#### high-side driver

The high-side driver is designed to drive low  $r_{ds(on)}$  N-channel MOSFETs. The current rating of the driver is 1.2 A at source and sink. When configured as a floating driver, the bias voltage to the driver is developed from VREF5, limiting the maximum drive voltage between OUTx\_u and LLx to 5 V. The maximum voltage that can be applied between LHx and OUTGND is 33 V.

#### deadtime

Deadtime prevents shoot through current from flowing through the main power FETs during switching transitions by actively controlling the turnon time of the MOSFETs drivers.

#### current protection

Overcurrent protection is achieved by comparing the drain-to-source voltage of the high-side and low-side MOSFET devices to a set-point voltage. This voltage is set using an external resistor between  $V_{CC}$  and the TRIP1 or TRIP2 terminals. If the drain-to-source voltage up exceeds the set-point voltage during high-side conduction, the current limit circuit terminates the high-side driver pulse. If the set-point voltage is exceeded during low-side conduction, the low-side pulse is extended through the next cycle. Together this action has the effect of decreasing the output voltage until the undervoltage protection circuit is activated and the fault latch is set and both the high and low-side MOSFET drivers are shut off.



SGLS225B - JANUARY 2004 - REVISED APRIL 2008

### detailed description (continued)

#### overvoltage protection

For overvoltage protection (OVP), the TPS5120 monitors INV pin voltage. When the INV voltage is higher than 0.95 V (+12%), the OVP comparator output goes high and the FLT timer starts to charge an external capacitor connected to FLT. After a set time, the FLT circuit latches the MOSFET drivers off.

#### undervoltage protection

For undervoltage protection (UVP), the TPS5120 monitors INV pin voltage. When the INV voltage is lower than 0.68 V (–19.4%), the OVP comparator output goes high, and the FLT timer starts to charge an external capacitor connected to FLT. Also, when the current comparator triggers the OCP, the UVP comparator detects the under voltage output and starts the FLT capacitor charge. After a set time, the FLT circuit latches off all of the MOSFET drivers.

#### FLT

When an OVP or UVP comparator output goes high, the FLT circuit starts to charge the FLT capacitor. If the FLT pin voltage goes beyond a constant level, the TPS5120 latches the MOSFET drivers. At this time, the state of MOSFET is different depending on the OVP alert and the UVP alert. Also, the enable time used to latch the MOSFET driver is decided by the capacity of the FLT capacitor. The charging constant current value is also different depending on whether it is an OVP alert or a UVP alert. The difference is shown in the following equation:

FLT source current (OVP) = FLT source current (UVP)  $\times$  5

#### shutdown

The TPS5120 can be shut down by grounding STBY1, STBY2, and 5V\_STBY. The shutdown current is as low as 1  $\mu$ A.

#### UVLO

When the input voltage goes up to about 4 V, the TPS5120 is operational. When the input voltage is lower than the turnon value, the device is turned off. The typical hysteresis voltage is 40 mV.

#### phase Inverter

Phase inverter controls the phase of SMPS1 and SMPS 2. SMPS1 operates in phase with the OSC. SMPS2 operates 180° out of phase from SMPS1. This allows smaller input capacitors to be used.

#### oscillator

The TPS5120 has a triangle oscillator generator internal to the IC. The oscillation frequency is set by the size of the capacitor connected to the CT pin. The voltage amplitude is  $0.43 \text{ V} \sim 1.17 \text{ V}$ .



SGLS225B - JANUARY 2004 - REVISED APRIL 2008

|         |       |       | 0       |         |               |                     |
|---------|-------|-------|---------|---------|---------------|---------------------|
| 5V_STBY | STBY1 | STBY2 | SMPS1   | SMPS2   | 5 V REGULATOR | POWERGOOD           |
| L       | L     | L     | Disable | Disable | Disable       | Disable             |
| L       | L     | Н     | Disable | Enable  | Enable        | Active <sup>†</sup> |
| L       | Н     | L     | Enable  | Disable | Enable        | Active <sup>†</sup> |
| L       | Н     | Н     | Enable  | Enable  | Enable        | Active              |
| Н       | L     | L     | Disable | Disable | Enable        | L                   |
| Н       | L     | Н     | Disable | Enable  | Enable        | Active <sup>†</sup> |
| Н       | Н     | L     | Enable  | Disable | Enable        | Active <sup>†</sup> |
| Н       | Н     | Н     | Enable  | Enable  | Enable        | Active              |

Table 1. Logic Chart

<sup>†</sup> PG is set high during a softstart.

### **POWERGOOD** timing sequence



During a softstart, this channel's powergood comparator output is fixed low (POWERGOOD output is high).



#### SGLS225B - JANUARY 2004 - REVISED APRIL 2008

### absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub> (see Note 1)<br>Input voltage: INV1, INV2, CT, PWM/SKIP, REG5V_IN, SOFTSTART1, SOFTSTART2,<br>FLT, POWERGOOD | 0.3 V to 7 V<br>0.3 V to 7 V |
|----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|
| STBY1, STBY2, 5V_STBY, TRIP1, TRIP2                                                                                                          | –0.3 V to 30 V               |
| Output voltage: LL1, LL2                                                                                                                     | –1.0 V to 30 V               |
| OUT1_u, OUT2_u                                                                                                                               | –1.0 V to 35 V               |
| LH1, LH2                                                                                                                                     | –0.3 V to 35 V               |
| OUT1_d, OUT2_d, 5V_OUT, FB1, FB2                                                                                                             | –0.3 V to 7 V                |
| REF                                                                                                                                          | –0.3 V to 3 V                |
| OUT1_u, LH1 to LL1                                                                                                                           | –0.3 V to 7 V                |
| OUT2_u, LH2 to LL2                                                                                                                           | –0.3 V to 7 V                |
| Power dissipation ( $T_A \le 25^{\circ}C$ ), $P_D$                                                                                           |                              |
| Gate Leakage Test Results                                                                                                                    | ±50 V                        |
| Operating junction temperature range, T <sub>J</sub>                                                                                         |                              |
| Storage temperature range, T <sub>stg</sub>                                                                                                  | –55°C to 150°C               |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. All voltage values are with respect to the network ground terminal unless otherwise noted.
  - 2. This rating is specified at duty = 10% on output rise and fall each pulse. Each pulse width (rise and fall) for the peak current should not exceed 2 μs.
  - 3. See Dissipation Rating Table for free-air temperature range above 25°C.

#### DISSIPATION RATING TABLE

| PACKAGE | T <sub>A</sub> ≤ 25°C | DERATING FACTOR             | POWER DISSIPATION     |
|---------|-----------------------|-----------------------------|-----------------------|
|         | POWER RATING          | ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 85°C |
| DBT     | 874 mW                | 6.993 mW/°C                 | 454 mW                |

#### recommended operating conditions

|                                 |                                                       | MIN  | NOM | MAX | UNIT |
|---------------------------------|-------------------------------------------------------|------|-----|-----|------|
| Supply voltage, V <sub>CC</sub> |                                                       | 4.5  |     | 28  | V    |
| Input voltage, V <sub>I</sub>   | INV1, INV2, CT, PWM/SKIP, SOFTSTART1, SOFTSTART2, FLT |      |     | 6   |      |
|                                 | REG5V_IN, POWERGOOD                                   | -0.1 |     | 5.5 |      |
|                                 | STBY1, STBY2, 5V_STBY                                 |      |     | 28  | V    |
|                                 | OUT1_u, OUT2_u, LH1, LH2                              |      |     | 33  |      |
|                                 | TRIP1, TRIP2                                          | -0.1 |     | 28  |      |
| Oscillator frequency, fosc      |                                                       |      | 300 | 500 | kHz  |
| Operating junction temper       | ature range, TJ                                       | -40  |     | 125 | °C   |



SGLS225B - JANUARY 2004 - REVISED APRIL 2008

# electrical characteristics over recommended free-air temperature range, $V_{CC}$ = 7 V (unless otherwise noted)

#### reference voltage

| PARAMETER               |                             | TEST COND                                | ITIONS    | MIN   | TYP  | MAX  | UNIT |
|-------------------------|-----------------------------|------------------------------------------|-----------|-------|------|------|------|
| V <sub>ref</sub>        | Reference voltage           |                                          |           |       | 0.85 |      | V    |
| V <sub>ref(tol)</sub> F | Reference voltage tolerance | $T_A = 25^{\circ}C$ ,                    | I = 50 μA | -1%   |      | 1%   |      |
|                         |                             | $T_J = -20^{\circ}C$ to $125^{\circ}C$ , | I = 50 μA | -1.5% |      | 1.5% |      |
|                         |                             | $T_J = -40^{\circ}C$ to 125°C,           | I = 50 μA | -2%   |      | 2%   |      |
| R <sub>(egin)</sub>     | Line regulation             | $V_{CC}$ = 4.5 V to 28 V,                | I = 50 μA |       | 0.05 | 3    | mV   |
| R <sub>(egl)</sub>      | Load regulation             | I = 0.1 $\mu$ A to 1 mA                  |           |       | 0.15 | 5    | mV   |

#### oscillator

| PARAMETER TEST CONDITIONS |                                           | MIN                                                   | TYP | MAX  | UNIT |     |
|---------------------------|-------------------------------------------|-------------------------------------------------------|-----|------|------|-----|
| fosc                      | Frequency                                 | PWM mode, $CT = 44 \text{ pF}$ , $T_A = 25 ^{\circ}C$ |     | 300  |      | kHz |
|                           | DC                                        | 1                                                     | 1.1 | 1.2  |      |     |
| ∨он                       | V <sub>OH</sub> High level output voltage | f <sub>osc</sub> = 300 kHz                            |     | 1.17 |      | V   |
| Vai                       |                                           | DC                                                    | 0.4 | 0.5  | 0.6  | V   |
| V <sub>OL</sub> Low leve  | Low level output voltage                  | f <sub>osc</sub> = 300 kHz                            |     | 0.43 |      | V   |

#### error amplifier

|                    | PARAMETER              | TEST CONDITIONS      | MIN | TYP | MAX | UNIT |
|--------------------|------------------------|----------------------|-----|-----|-----|------|
| VIO                | Input offset voltage   | $T_A = 25^{\circ}C$  |     | 2   | 10  | mV   |
|                    | Open-loop voltage gain |                      | 50  |     |     | dB   |
|                    | Unity-gain bandwidth   |                      |     | 2.5 |     | MHz  |
| I <sub>(snk)</sub> | Output sink current    | V <sub>O</sub> = 1 V | 0.3 | 0.7 |     | mA   |
| I(src)             | Output source current  | $V_{O} = 1 V$        | 0.2 | 0.9 |     | mA   |

#### skip comparator

|                  | PARAMETER         | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|------------------|-------------------|-----------------|-----|-----|-----|------|
| V <sub>hys</sub> | Hysteresis window | SKIP mode       | 9   |     | mV  |      |

#### duty control

| PARAMETER               | TEST CONDITIONS   | MIN TYP MAX | UNIT |
|-------------------------|-------------------|-------------|------|
| DUTY Maximum duty cycle | 300 kHz, VI = 0 V | 83%         |      |

#### control

|                              | PARAMETER               | TEST CONDITIONS   | MIN | TYP | MAX | UNIT |
|------------------------------|-------------------------|-------------------|-----|-----|-----|------|
| VIH High-level input voltage | STBY1, STBY2            | 2.2               |     |     |     |      |
|                              | PWM/SKIP, 5V_STBY       | 2.2               |     |     | V   |      |
|                              |                         | STBY1, STBY2      |     |     | 0.3 |      |
| VIL Low-level input voltage  | Low-level input voltage | PWM/SKIP, 5V_STBY |     |     | 0.3 | V    |

#### 5-V internal switch

| PARAMETER                   | TEST CONDITIONS | MIN | TYP MAX | UNIT |
|-----------------------------|-----------------|-----|---------|------|
| V(TO_H)                     |                 | 4.2 | 4.8     |      |
| V(TO_L) Threshold           |                 | 4.1 | 4.7     | V    |
| V <sub>hys</sub> Hysteresis |                 | 30  | 200     | mV   |



#### SGLS225B – JANUARY 2004 – REVISED APRIL 2008

# electrical characteristics over recommended free-air temperature range, $V_{CC}$ = 7 V (unless otherwise noted) (continued)

#### **5-V regulator**

|                     | PARAMETER                    | TEST CONDITIONS                                   |                           |     |  |     | UNIT |
|---------------------|------------------------------|---------------------------------------------------|---------------------------|-----|--|-----|------|
| VO                  | Output voltage               | $I_{O} = 0$ mA to 50 mA,<br>$T_{A} = 25^{\circ}C$ | $V_{CC}$ = 5.5 V to 28 V, | 4.8 |  | 5.2 | V    |
| R <sub>(egin)</sub> | Line regulation              | $V_{CC} = 5.5 V \text{ to } 28 V$ , I =10 mA      |                           |     |  | 20  | mV   |
| R <sub>(egl)</sub>  | Load regulation              | I = 1 mA to 10 mA,                                | $V_{CC} = 5.5 V$          |     |  | 40  | mV   |
| los                 | Short circuit output current | 5VREG = 0 V,                                      | $T_A = 25^{\circ}C$       | 65  |  |     | mA   |
| V(TO_H)             |                              | 5V_OUT voltage                                    |                           | 3.6 |  | 4.2 | V    |
| V(TO_L)             | UVLO threshold voltage       |                                                   |                           | 3.5 |  | 4.1 | V    |
| V <sub>hys</sub>    | Hysteresis                   | 5V_OUT voltage                                    |                           | 20  |  | 150 | mV   |

#### output drivers

|         | PARAMETER            | TEST CONDITIONS      | MIN  | TYP  | MAX  | UNIT |
|---------|----------------------|----------------------|------|------|------|------|
|         | OUT_u sink current   | $V_{O} = 3 V$        |      | 1.2  |      | А    |
|         | OUT_u source current | V <sub>O</sub> = 2 V |      | -1.5 |      | А    |
|         | OUT_d sink current   | V <sub>O</sub> = 3 V |      | 1.5  |      | А    |
|         | OUT_d source current | V <sub>O</sub> = 2 V |      | -1.5 |      | А    |
| I(TRIP) | TRIP pin current     | $T_A = 25^{\circ}C$  | 11.5 | 13   | 14.5 | μA   |

#### soft start

|                     | PARAMETER                     | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|---------------------|-------------------------------|-----------------|-----|-----|-----|------|
| I(SOFT)             | Soft start current            |                 | 1.6 | 2.3 | 2.9 | μΑ   |
| V(TO_H)             | Threshold veltage (CKID mode) |                 |     | 3.7 |     | V    |
| V <sub>(TO_L)</sub> | Threshold voltage (SKIP mode) |                 |     | 2.5 |     | v    |

#### output voltage monitor

| PARAMETER                                  | TEST CONDITIONS | MIN  | TYP  | MAX  | UNIT |
|--------------------------------------------|-----------------|------|------|------|------|
| OVP comparator threshold                   |                 | 0.91 | 0.95 | 0.99 | V    |
| UVP comparator threshold                   |                 | 0.64 | 0.68 | 0.72 | V    |
| PG comparator 1, 2 threshold               |                 | 0.75 | 0.78 | 0.81 | V    |
| PG comparator 3, 4 threshold               |                 | 0.88 | 0.91 | 0.94 | V    |
|                                            | Turnon          |      | 13   |      |      |
| PG propagation delay from INV to POWERGOOD | Turnoff         |      | 1.2  |      | μs   |
|                                            | UVP protection  | 1.5  | 2.3  | 3.1  |      |
| Timer latch current source                 | OVP protection  | 8    | 11.5 | 15   | μA   |

#### supply current

|        | PARAMETER        | TEST CONDITIONS                          | MIN | TYP   | MAX | UNIT |
|--------|------------------|------------------------------------------|-----|-------|-----|------|
| ICC    | Supply current   | $T_A = 25^{\circ}C, CT = 0 V, INV = 0 V$ |     | 1.1   | 1.5 | mA   |
| ICC(S) | Shutdown current | STBY 1, STBY2, 5V_STBY = 0 V             |     | 0.001 | 10  | μΑ   |



SGLS225B - JANUARY 2004 - REVISED APRIL 2008





SGLS225B - JANUARY 2004 - REVISED APRIL 2008





SGLS225B - JANUARY 2004 - REVISED APRIL 2008





SGLS225B - JANUARY 2004 - REVISED APRIL 2008





SGLS225B - JANUARY 2004 - REVISED APRIL 2008





SGLS225B – JANUARY 2004 – REVISED APRIL 2008





SGLS225B - JANUARY 2004 - REVISED APRIL 2008





SGLS225B - JANUARY 2004 - REVISED APRIL 2008







10-Dec-2020

### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TPS5120QDBTRQ1   | ACTIVE        | TSSOP        | DBT                | 30   | 2000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | TPS5120Q1               | Samples |
| TPS5120QDBTRQ1G4 | ACTIVE        | TSSOP        | DBT                | 30   | 2000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | TPS5120Q1               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### OTHER QUALIFIED VERSIONS OF TPS5120-Q1 :

Catalog: TPS5120

• Enhanced Product: TPS5120-EP

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Enhanced Product Supports Defense, Aerospace and Medical Applications

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS5120QDBTRQ1              | TSSOP           | DBT                | 30 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |
| TPS5120QDBTRQ1G4            | TSSOP           | DBT                | 30 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

5-Jul-2019



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS5120QDBTRQ1   | TSSOP        | DBT             | 30   | 2000 | 350.0       | 350.0      | 43.0        |
| TPS5120QDBTRQ1G4 | TSSOP        | DBT             | 30   | 2000 | 350.0       | 350.0      | 43.0        |

# **DBT0030A**

# **PACKAGE OUTLINE**

### **TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# **DBT0030A**

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DBT0030A

# **EXAMPLE STENCIL DESIGN**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated