## **AS1332** ## 650mA, Step-Down DC-DC Converter for RF Power Amplifiers ## 1 General Description The AS1332 is a step-down DC-DC converter designed to power radiofrequency (RF) power amplifiers (PAs) from a single Li-Ion battery. The device also achieves high-performance in mobile phones and similar RF PA applications. The AS1332 steps down an input voltage of 2.7V to 5.5V to output voltages ranging from 1.3V to 3.16V. Using a $V_{CON}$ analog input, the output voltage is set for controlling power levels and efficiency of the RF PA. The RF interferences are minimized due to the fixed-frequency PWM operation. The battery consumption is reduced to $0.01\mu A$ (typ.) during shutdown. Because of the high switching frequencies (2 MHz) tiny surface-mount components can be used. Additional to the small size the amount is also small. Only three external components are required, an inductor and two ceramic capacitors. The AS1332 is available in a 8-pin WL-CSP. ## 2 Key Features - PWM Switching Frequency: 2MHz - Single Lithium-Ion Cell Operation (2.7V to 5.5V) - Dynamic Programmable Output Voltage (1.3V to 3.16V) - Maximum load capability of 650mA - High Efficiency (96% Typ at 3.6VIN, 3.16VOUT at 400mA) from internal synchronous rectification - Current Overload Protection - Thermal Overload Protection - Soft Start - 8-pin WL-CSP ## 3 Applications The AS1332 is an ideal solution for cellular phones, hand-held radios, RF PC cards, and battery powered RF devices. Figure 1. AS1332 - Typical Application Circuit # 4 Pin Assignments Figure 2. Pin Configuration ## **Pin Descriptions** Table 1. Pin Descriptions | Pin Name | Pin Number | Description | |----------|------------|------------------------------------------------------------------------------------------------------------------------------------------| | PVIN | A1 | +2.7V to + 5.5V Power Supply Voltage. Input to the internal PFET switch. | | VDD | B1 | +2.7V to + 5.5V Analog Supply Input. Bypass this pin to GND with a ≥10μF capacitor. | | EN | C1 | <b>Active-High Enable Input.</b> Set this digital input high for normal operation. For shutdown, set low. | | VCON | C2 | Voltage Control Analog Input. VCON controls VOUT. | | FB | C3 | Feedback Pin. Connect to the output at the output filter capacitor. | | AGND | B3 | Analog and Control Ground. Connect this pin with low resistance to PGND. | | PGND | A3 | Power Ground. Connect this pin with low resistance to AGND. | | SW | A2 | <b>Switch Pin.</b> Switch node connection to the internal PFET switch and NFET synchronous rectifier. Limit specification of the AS1332. | # **5 Absolute Maximum Ratings** Stresses beyond those listed in Table 2 may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in Electrical Characteristics on page 4 is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Table 2. Absolute Maximum Ratings | Parameter | Min | Max | Units | Comments | |----------------------------------------------|------------|------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VDD, PVIN to AGND | -0.3 | +7 | V | | | PGND to AGND | -0.3 | +0.3 | V | | | EN, FB, VCON | AGND - 0.3 | VDD + 0.3 | V | 7V max | | SW | PGND - 0.3 | PVIN + 0.3 | V | 7 V max | | PVIN to VDD | -0.3 | +0.3 | V | | | Operating Temperature Range | -40 | +85 | °C | | | Junction Temperature (T <sub>J-MAX</sub> ) | | +150 | °C | | | Storage Temperature Range | -65 | +150 | °C | | | Maximum Lead Temperature (soldering, 10sec) | | +260 | °C | | | ESD Rating | • | | | | | Human Body Model | | 2 | kV | HBM MIL-Std. 883E 3015.7 methods | | Operating Ratings | | | | | | Input Voltage Range | 2.7 | 5.5 | V | | | Recommended Load Current | | 650 | mA | | | Junction Temperature (T <sub>J</sub> ) Range | -40 | +125 | оC | | | Ambient Temperature (T <sub>A</sub> ) Range | -40 | +85 | °C | In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature (T <sub>A-MAX</sub> ) is dependent on the maximum operating junction temperature (T <sub>J-MAX-OP</sub> = 125°C), the maximum power dissipation of the device in the application (P <sub>D-MAX</sub> ), and the junction-to ambient thermal resistance of the part/package in the application (θ <sub>JA</sub> ), as given by the following equation: T <sub>A-MAX</sub> = T <sub>J-MAX-OP</sub> - (θ <sub>JA</sub> × P <sub>D-MAX</sub> ). | ## **6 Electrical Characteristics** $TA = T_J = -40$ °C to +85°C; PVIN = VDD = EN = 3.6V, unless otherwise noted. Typ values are at TA = 25°C. Table 3. Electrical Characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-----------------------------|--------------------------------------------------|-------------------------------------------------------|-------|---------|---------|-------------| | V <sub>FB,MIN</sub> | Feedback Voltage at Minimum<br>Setting | Vcon = 0.4V | 1.21 | 1.30 | 1.39 | V | | V <sub>FB</sub> | Feedback Voltage | VCON = 1.1V | 2.693 | 2.75 | 2.807 | V | | V <sub>FB,MAX</sub> | Feedback Voltage at Maximum<br>Setting | Vcon = 1.4V | 3.03 | 3.17 | 3.29 | <b>&gt;</b> | | I <sub>SHDN</sub> 1 | Shutdown Supply Current | EN = SW = Vcon = 0V | | 0.01 | 2 | μΑ | | I <sub>Q</sub> <sup>2</sup> | DC Bias Current into VDD | VCON = 1V, FB = 0V,<br>No Switching | | 1 | 1.4 | mA | | DC-DC Swit | ches | | | | | | | I <sub>LIM,PFET</sub> | Switch Peak Current Limit | Current limit is built-in, fixed, and not adjustable. | 935 | 1100 | 1200 | mA | | D- cover | Pin-Pin Resistance for PFET | I <sub>SW</sub> = 200mA; T <sub>A</sub> = +25°C | | 140 200 | | <b>m</b> O | | R <sub>DSON(P)</sub> | FILE-FILE RESISTANCE TO FFET | I <sub>SW</sub> = 200mA | | | 230 | mΩ | | Paganan | Pin-Pin Resistance for NFET | I <sub>SW</sub> = -200mA; T <sub>A</sub> = +25°C | | 300 | 415 | mΩ | | R <sub>DSON(N)</sub> | FIII-FIII NESISIAIICE IOI NELI | $I_{SW} = -200 \text{mA}$ | | | 485 ms. | 1115.2 | | Control Inpu | uts | | | | | | | $V_{IH,EN}$ | Logic High Input Threshold | | 1.2 | | | V | | V <sub>IL,EN</sub> | Logic Low Input Threshold | | | | 0.5 | V | | I <sub>PIN,ENABLE</sub> | Pin Pull Down Current | | | 5 | 7 | μA | | VCON,min | VCON Threshold<br>Commanding V <sub>FB,MIN</sub> | VCON swept down | 0.484 | 0.52 | 0.556 | ٧ | | Vcon,max | VCON Threshold<br>Commanding V <sub>FB,MAX</sub> | VCON swept up | 1.208 | 1.27 | 1.312 | ٧ | | Z <sub>CON</sub> | VCON Input Resistance <sup>3</sup> | TA = +25°C | 100 | | | kΩ | | I <sub>CON</sub> | Control Pin Leakage Current | | -10 | | 10 | μΑ | | Gain | VCON to VOUT Gain | 0.556V ≤ VCON ≤ 1.208V | | 2.5 | | V/V | | Oscillator | | | | | | | | Fosc | Internal Oscillator Frequency | | 1.8 | 2 | 2.2 | MHz | <sup>1.</sup> Shutdown current includes leakage current of PFET. <sup>2.</sup> $I_Q$ specified here is when the part is operating at 100% duty cycle. <sup>3.</sup> Derived by input leakage test. ## **System Characteristics** $T_A = 25^{\circ}\text{C}$ ; PVIN = VDD = EN = 3.6V, unless otherwise noted. The following parameters are verified by characterisation and are not production tested. Table 4. System Characteristics | Symbol | Parameter | Conditions | | Тур | Max | Unit<br>s | | | | |-------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----|-----|-----------|--|--|--| | Control Inputs | | | | | | | | | | | _ | Time for Vout to rise from 1.3V to 3.16V | $V$ IN = 4.2 $V$ , $C$ OUT = 4.7 $\mu$ F, $L$ = 3.3 $\mu$ H, $R$ LOAD = 5 $\Omega$ | | 20 | 30 | | | | | | T <sub>RESP</sub> | Time for Vout to fall from 3.16V to 1.3V | $VIN = 4.2V, C_{OUT} = 4.7\mu F,$ $L = 3.3\mu H, R_{LOAD} = 10\Omega$ | | 20 | 30 | μs | | | | | C <sub>CON</sub> | VCON Input Capacitance | VCON = 1V, Test frequency = 100 kHz | | | 20 | pF | | | | | Linearity | Linearity in Control<br>Range 0.556V to 1.208V | VIN = 3.6V,<br>Monotonic in nature | -3 | | +3 | % | | | | | T_ON | Turn-On Time<br>(time for output to reach 3.16V from<br>enable low to high transition) | EN = Low to High, VIN = 4.2V, VOUT = 3.16V, $C_{OUT}$ = 4.7 $\mu$ F, $I_{OUT}$ $\leq$ 1mA | | 210 | 750 | μs | | | | | Performa | nce Parameters | | • | | | | | | | | | Efficiency | VIN = 3.6V, VOUT = 1.3V, I <sub>OUT</sub> = 90mA | | 87 | | % | | | | | η | $(L = 3.3\mu H, DCR \le 100mΩ)$ | VIN = 3.6V, VOUT = 3.16V, I <sub>OUT</sub> = 400mA | | 96 | | % | | | | | Vout-<br>ripple | Ripple voltage, PWM mode <sup>1</sup> | VIN = 3V to 4.5V, VOUT = 1.3V,<br>I <sub>OUT</sub> = 10mA to 400mA | | 10 | | mVp<br>-p | | | | | Line_tr | Line transient response | $\label{eq:VIN} \begin{split} \text{VIN} &= 600 \text{mV perturbance, over Vin range} \\ 3\text{V to 5.5V; } T_{\text{RISE}} &= T_{\text{FALL}} = 10 \mu \text{s,} \\ \text{VOUT} &= 1.3\text{V, } I_{\text{OUT}} = 100 \text{mA} \end{split}$ | | 50 | | mVp<br>k | | | | | Load_tr | Load transient response | VIN = $3.1/3.6/4.5$ V, VOUT = $1.3$ V, transients up to 100mA, T <sub>RISE</sub> = T <sub>FALL</sub> = $10\mu$ s | | 50 | | mVp<br>k | | | | | PSRR | VIN = 3.6V, VOUT = 1.3V,<br>I <sub>OUT</sub> = 100mA | sine wave perturbation frequency = 10kHz, amplitude = 100mVp-p | | 40 | | dB | | | | <sup>1.</sup> Ripple voltage should measured at C<sub>OUT</sub> electrode on good layout PC board and under condition using suggested inductors and capacitors. **Note:** All limits are guaranteed. The parameters with min and max values are guaranteed with production tests or SQC (Statistical Quality Control) methods. # 7 Typical Operating Characteristics Circuit in Figure 31 on page 12, PVIN = VDD = EN = 3.6V, $L = 3.3\mu H$ (LPS4018-332ML\_), $CIN = 10\mu F$ (GRM21BR61C106KA01), $COUT = 4.7\mu F$ (GRM32ER71H475KA88) unless otherwise noted; Figure 3. IQ vs. VIN; VCON = 2V, FB = 0V, no switching Figure 5. Switching Frequency Variation vs. Temp. Figure 4. ISHDN vs. Temperature; VCON = 0V, EN = 0V Figure 6. Vout vs. Vin; Vout = 1.3V Figure 7. Vout vs. Temp; Vin = 3.6V, Vout = 1.3V Figure 8. Vout vs. Temp; VIN = 3.6V, Vout = 3.16V Figure 9. Switch Peak Current Limit vs. Temp. Figure 10. VCON vs. VOUT; VIN = 4.2V, $RLOAD = 8\Omega$ Figure 11. Efficiency vs. Vout; Vin = 3.6V Figure 12. Efficiency vs. IOUT; VOUT = 1.3V Figure 13. Efficiency vs. IOUT; VOUT = 3.09V Figure 14. Load Transient Response; VIN = 3.6V, VOUT = 1.3V Figure 16. Startup; VIN = 4.2V, VOUT = 3.16V, IOUT < 1mA, $RLOAD = 4.7k\Omega$ Figure 15. Startup; VIN = 3.6V, VOUT = 1.3V, IOUT < 1mA, $RLOAD = 4.7k\Omega$ Figure 17. Shutdown Response; VIN = 4.2V, VOUT = 3.16V, $COUT = 4.7\mu F$ , $RLOAD = 10\Omega$ Figure 18. VCON Voltage Response; VIN = 4.2V, VCON = 0V to 1.4V, $RLOAD = 10\Omega$ Figure 19. VCON and Load Transient; VIN = 4.2 V, VCON = 0V to 1.4 V, $15\Omega/8\Omega$ , same time Figure 20. Timed Current Limit Response; VIN = 3.6V, VOUT = 1.3V, $RLOAD = 10\Omega$ Figure 21. Output Voltage Ripple; VIN = 3.6V, VOUT = 1.3V, IOUT = 200mA Figure 22. Vout Ripple in Skip Mode; VIN = 3.547V, Vout = 3.16V, RLOAD = $5\Omega$ Figure 23. RDSON (P-Chanel) vs. Temperature; Isw = 200mA Figure 24. RDSON (N-Chanel) vs. Temp.; Isw=-200mA Figure 25. EN High Threshold vs. VIN Figure 26. VCON Threshold min vs. VIN Figure 27. VCON Threshold max vs. VIN Figure 28. VFB min vs. VIN; VCON = 0.4V, $RLOAD = 10\Omega$ Figure 29. VFB max vs. VIN; VCON = 0.4V, $RLOAD=10\Omega$ ## 8 Detailed Description For driving RF power amplifiers in portable devices and battery powered RF devices the AS1332 is a very suitable DC-DC converter. The AS1332 features current overload protection, thermal overload shutdown and soft start. Besides these features the device also displays the following characteristics: - Current-mode buck architecture with synchronous rectification for high efficiency. - Operation at maximum efficiency over a wide range of power levels from a single Li-Ion battery cell. - The maximum load capability of 650mA is provided in PWM mode, wherein the maximum load range may vary depending on input voltage, output voltage and the selected inductor. - Efficiency is of around 96% for a 400mA load with 3.16V output and 3.6V input. - For longer battery life, the output voltage can be dynamically programmable from 1.3V (typ) to 3.16V (typ) by adjusting the voltage on the control pin without the need for external feedback resistors. Figure 30. AS1332 Block Diagram AS1332 is fabricated using a 8-pin WL-CSP, which requires special design considerations for implementation. Its fine bumppitch requires careful board design and precision assembly equipment. This package offers the smallest possible size, for space-critical applications such as cell phones, where board area is an important design consideration. The size of the external components is reduced by using a high switching frequency (2MHz). For implementation only three external power components are required (see Figure 1 on page 1). The 8-pin WL-CSP package is appropriate for opaque case applications, where its edges are not subject to high intensity ambient red or infrared light. Also the system controller should set EN low during power-up and other low supply voltage conditions. See Shutdown Mode on page 13. Figure 31. Typical Operating System Circuit #### Operating the AS1332 AS1332's control block turns on the internal PFET (P-channel MOSFET) switch during the first part of each switching cycle, thus allowing current to flow from the input through the inductor to the output filter capacitor and load. The inductor limits the current to a ramp with a slope of around (VIN - VOUT) / L, by storing energy in a magnetic field. During the second part of each cycle, the controller turns the PFET switch off, blocking current flow from the input, and then turns the NFET (N-channel MOSFET) synchronous rectifier on. As a result, the inductor's magnetic field collapses, generating a voltage that forces current from ground through the synchronous rectifier to the output filter capacitor and load. While the stored energy is transferred back into the circuit and depleted, the inductor current ramps down with a slope around Vout / L. The output filter capacitor stores charge when the inductor current is high, and releases it when low, smoothing the voltage across the load. The output voltage is regulated by modulating the PFET switch on time to control the average current sent to the load. The effect is identical to sending a duty-cycle modulated rectangular wave formed by the switch and synchronous rectifier at SW to a low-pass filter formed by the inductor and output filter capacitor. The output voltage is equal to the average voltage at the SW pin. While in operation, the output voltage is regulated by switching at a constant frequency and then modulating the energy per cycle to control power to the load. Energy per cycle is set by modulating the PFET switch on-time pulse width to control the peak inductor current. This is done by comparing the signal from the current-sense amplifier with a slope compensated error signal from the voltage-feedback error amplifier. At the beginning of each cycle, the clock turns on the PFET switch, causing the inductor current to ramp up. When the current sense signal ramps past the error amplifier signal, the PWM comparator turns off the PFET switch and turns on the NFET synchronous rectifier, ending the first part of the cycle. If an increase in load pulls the output down, the error amplifier output increases, which allows the inductor current to ramp higher before the comparator turns off the PFET. This increases the average current sent to the output and adjusts for the increase in the load. Before appearing at the PWM comparator, a slope compensation ramp from the oscillator is subtracted from the error signal for stability of the current feedback loop. The minimum on time of PFET in PWM mode is 50ns (typ.) ## **Internal Synchronous Rectifier** To reduce the rectifier forward voltage drop and the associated power loss, the AS1332 uses an internal NFET as a synchronous rectifier. The big advantage of a synchronous rectification is the higher efficiency in a condition where the output voltage is low compared to the voltage drop across an ordinary rectifier diode. During the inductor current down slope in the second part of each cycle the synchronous rectifier is turned on. Before the next cycle the synchronous rectifier is turned off. There is no need for an external diode because the NFET is conducting through its intrinsic body diode during the transient intervals before it turns on. #### **Dynamic Output Voltage Programming** Because of the dynamically adjustable output voltage of the AS1332 there is no need for external feedback resistors. Through changing the voltage at the analog pin VCON, the output voltage is set from VFB,MIN to VFB,MAX. This is a very helpful feature because the supply voltage of a PA application can be changed due to the operation mode. For example, during the data transmission from a handset peak power is needed. In the other states the transmitting power can be reduced to ensure a longer battery lifetime. #### **Shutdown Mode** If EN is set to high (>1.2V) the AS1332 is in normal operation mode. During power-up and when the power supply is less than 2.7V minimum operating voltage, the chip should be turned off by setting EN low. In shutdown mode the following blocks of the AS1332 are turned off, PFET switch, NFET synchronous rectifier, reference voltage source, control and bias circuitry. The AS1332 is designed for compact portable applications, such as mobile phones where the system controller controls operation mode for maximizing battery life and requirements for small package size outweigh the additional size required for inclusion of UVLO (Under Voltage Lock-Out) circuitry. Note: Setting the EN digital pin low (<0.5V) places the AS1332 in a 0.01µA (typ.) shutdown mode. #### Thermal Overload Protection To prevent the AS1332 from short-term misuse and overload conditions the chip includes a thermal overload protection. To block the normal operation mode the device is turning the PFET and the NFET off in PWM mode as soon as the junction temperature exceeds 150°C. To resume the normal operation the temperature has to drop below 125°C. Note: Continuing operation in thermal overload conditions may damage the device and is considered bad practice. #### **Current Limiting** If in the PWM mode the cycle-by-cycle current limit of 1.2A (max.) is reached the current limit feature takes place and protects the device and the external components. A timed current limiting mode is working when a load pulls the output voltage down to approximately 0.375V. In this timed current limit mode the inductor current is forced to ramp down to a safe value. This is achieved by turning off the internal PFET switch and delaying the start of the next cycle for 3.5us. The synchronous rectifier is also turned off in the timed current limit mode. The advantage of the timed current limit mode is to prevent the device of the loss of the current control. # 9 Application Information Through setting the voltage on the VCON pin (see Table 5) the output voltage of the AS1332 can be programmed from 1.3V (typ) to 3.16V (typ). This feature eliminates the need for external feedback resistors. If the voltage on the control pin varies from 0.556V to 1.208V, the output voltage will change according to the equation stated in Table 5. The output voltage is regulated at VFB,MIN as long as the voltage on the control pin is less than 0.484V. If the voltage on the control pin is higher than 1.312V, the output voltage is regulated at VFB,MAX. Before the control voltage is fed to the error amplifier inputs, the control voltage is clamped internal in the device. Table 5. Output Voltage Selection | Vcon (V) | Vout (V) | | | |----------------------|-------------------|--|--| | Vcon ≤ 0.484 | Vfb,min | | | | 0.556 < Vcon < 1.208 | Vout = 2.5 x Vcon | | | | Vcon ≥ 1.312 | Vfb,max | | | # **External Component Selection Inductor Selection** For the external inductor, a 3.3µH inductor is recommend. Minimum inductor size is dependant on the desired efficiency and output current. Inductors with low core losses and small DCR at 2MHz are recommended. Table 6. Recommended Inductors | Part Number | L | DCR | <b>Current Rating</b> | Dimensions (L/W/T) | Manufacturer | |----------------|-------|---------------|-----------------------|--------------------|-------------------| | LPS4018-222ML_ | 2.2µH | $0.070\Omega$ | 2.9A | 0.000.001.7111111 | Coilcraft | | LPS4018-332ML_ | 3.3µH | $0.080\Omega$ | 2.4A | 3.9x3.9x1.7mm | www.coilcraft.com | | LPS4018-472ML_ | 4.7µH | 0.125Ω | 1.9A | 3.9x3.9x1.7mm | | #### **Capacitor Selection** A 10μF capacitor is recommend for CIN as well as a 4.7μF for COUT. Small-sized X5R or X7R ceramic capacitors are recommend as they retain capacitance over wide ranges of voltages and temperatures. #### Input and Output Capacitor Selection Low ESR input capacitors reduce input switching noise and reduce the peak current drawn from the battery. Also low ESR capacitors should be used to minimize Vout ripple. Multi-layer ceramic capacitors are recommended since they have extremely low ESR and are available in small footprints. For input decoupling the ceramic capacitor should be located as close to the device as practical. A 4.7µF input capacitor is sufficient for most applications. Larger values may be used without limitations. A $2.2\mu F$ to $10\mu F$ output ceramic capacitor is sufficient for most applications. Larger values up to $22\mu F$ may be used to obtain extremely low output voltage ripple and improve transient response. Table 7. Recommended Capacitors for the Step-Down Converter | Part Number | С | Voltage | Туре | Size | Manufacturer | |--------------------|-------|---------|------|------|------------------------| | GRM21BR60J226ME39 | 22µF | 6.3V | X5R | 0805 | Murata | | GRM21BR60J106KE01 | 10µF | 6.3V | X5R | 0805 | www.murata.com | | GRM21BR61C475KA88 | 4.7µF | 16V | X5R | 0805 | | | GRM188R61C225KE15 | 2.2µF | 16V | X5R | 0603 | | | GRM188R61A225KE34 | 2.2µF | 10V | X5R | 0603 | | | C0603C475K8PAC7867 | 4.7μF | 10V | X5R | 0603 | KEMET<br>www.kemet.com | #### **EN Pin Control** Drive the EN pin using the system controller to turn the AS1332 ON and OFF. Use a comparator, Schmidt trigger or logic gate to drive the EN pin. Set EN high (>1.2V) for normal operation and low (<0.5V) for a $0.01\mu$ A (typ.) shutdown mode. Set EN low to turn off the AS1332 during power-up and under voltage conditions when the power supply is less than the 2.7V minimum operating voltage. The part is out of regulation when the input voltage is less than 2.7V. ## **Layout Considerations** The AS1332 converts higher input voltage to lower output voltage with high efficiency. This is achieved with an inductor based switching topology. During the first half of the switching cycle, the internal PMOS switch turns on, the input voltage is applied to the inductor, and the current flows from PVDD line to the output capacitor (C2) through the inductor. During the second half cycle, the PMOS turns off and the internal NMOS turns on. The inductor current continues to flow via the inductor from the device PGND line to the output capacitor (C2). Referring to Figure 32, the AS1332 has two major current loops where pulse and ripple current flow. The loop shown in the left hand side is most important, because pulse current shown in Figure 32 flows in this path. The right hand side is next. The current waveform in this path is triangular, as shown in Figure 32. Pulse current has many high-frequency components due to fast di/dt. Triangular ripple current also has wide high-frequency components. Board layout and circuit pattern design of these two loops are the key factors for reducing noise radiation and stable operation. Other lines, such as from battery to C1(+) and C2(+) to load, are almost DC current, so it is not necessary to take so much care. Only pattern width (current capability) and DCR drop considerations are needed. Figure 32. Current Loop # 10 Package Drawings and Markings The device is available in a 8-pin WL-CSP Figure 33. Package Drawings # 11 Ordering Information The device is available as the standard products listed in Table 8. Table 8. Ordering Information | Ordering Code | Marking | Description | Delivery Form | Package | |---------------|---------|-------------------------------|---------------|--------------| | AS1332-BWLT | ASQW | 650mA, DC-DC Step-Down for RF | Tape and Reel | 8-pin WL-CSP | Note: All products are RoHS compliant and Pb-free. Buy our products or get free samples online at ICdirect: http://www.austriamicrosystems.com/ICdirect For further information and requests, please contact us mailto:sales@austriamicrosystems.com or find your local distributor at http://www.austriamicrosystems.com/distributor ## Copyrights Copyright © 1997-2009, austriamicrosystems AG, Tobelbaderstrasse 30, 8141 Unterpremstaetten, Austria-Europe. Trademarks Registered ®. All rights reserved. The material herein may not be reproduced, adapted, merged, translated, stored, or used without the prior written consent of the copyright owner. All products and companies mentioned are trademarks or registered trademarks of their respective companies. #### **Disclaimer** Devices sold by austriamicrosystems AG are covered by the warranty and patent indemnification provisions appearing in its Term of Sale. austriamicrosystems AG makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. austriamicrosystems AG reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with austriamicrosystems AG for current information. This product is intended for use in normal commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by austriamicrosystems AG for each application. For shipments of less than 100 parts the manufacturing flow might show deviations from the standard production flow, such as test flow or test location. The information furnished here by austriamicrosystems AG is believed to be correct and accurate. However, austriamicrosystems AG shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interruption of business or indirect, special, incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of austriamicrosystems AG rendering of technical or other services. #### Contact Information Headquarters austriamicrosystems AG Tobelbaderstrasse 30 A-8141 Unterpremstaetten, Austria Tel: +43 (0) 3136 500 0 Fax: +43 (0) 3136 525 01 For Sales Offices, Distributors and Representatives, please visit: http://www.austriamicrosystems.com/contact