# FEMTOCLOCKS™ MULTI-RATE LVPECL FREQUENCY SYNTHESIZER #### ICS843034-01 #### GENERAL DESCRIPTION The ICS843034-01 is a general purpose, low phase noise LVPECL synthesizer which can generate frequencies for a wide variety of applications. The ICS843034-01 has a 4:1 input Multiplexer from which the following inputs can be selected: 1 differential input, 1 single-ended input, or one of two crystal oscillators, thus making the device ideal for frequency translation or generation. Each differential LVPECL output pair has an output divider which can be independently set so that two different frequencies can be generated. Additionally, each LVPECL output pair has a dedicated power supply pin so the outputs can run at 3.3V or 2.5V. The ICS843034-01 also supplies a buffered copy of the reference clock or crystal frequency on the single-ended REF\_CLK pin which can be enabled or disabled (disabled by default). The output frequency can be programmed using either a serial or parallel programming interface. The ICS843034-01 has excellent <1ps phase jitter performance over the 637kHz - 5MHz integration range, thus making it suitable for use in Fibre Channel, SONET, and Ethernet/1Gb Ethernet applications. Example applications include systems which must support both FEC and non FEC rates. In 10Gb Fibre Channel, for example, you can use a 25.5MHz crystal to generate a 159.375MHz reference clock, and then switch to a 20.544MHz crystal to generate 164.355MHz for 66/64 FEC. Other applications could include supporting both Ethernet frequencies and SONET frequencies in an application. When Ethernet frequencies are needed, a 25MHz crystal can be used and when SONET frequencies are needed, the input MUX can be switched to select a 38.88MHz Crystal. #### PIN ASSIGNMENT #### **F**EATURES - Dual differential 3.3V LVPECL outputs which can be set independently for either 3.3V or 2.5V - 4:1 Input Mux: - 1 differential input - 1 single-ended input - 2 crystal oscillator interfaces - CLK, nCLK pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, HCSL, SSTL - TEST\_CLK accepts LVCMOS or LVTTL input levels - Output frequency range: 30.625MHz to 640MHz - Crystal input frequency range: 12MHz to 40MHz - VCO range: 490MHz to 640MHz - Parallel or serial interface for programming feedback divider and output dividers - RMS phase jitter at 106.25MHz, using a 25.5MHz crystal (637kHz to 5MHz): 0.61ps (typical) - Supply voltage modes: LVPECL outputs (core/outputs): 3.3V/3.3V 3.3V/2.5V REF\_CLK output (core/outputs): 3.3V/3.3V 3.3V/2.5V - 0°C to 70°C ambient operating temperature - Available in both standard and lead-free RoHS-compliant packages The Preliminary Information presented herein represents a product in prototyping or pre-production. The noted characteristics are based on initial product characterization. Integrated Circuit Systems, Incorporated (ICS) reserves the right to change any circuitry or specifications without notice. # **BLOCK DIAGRAM** #### FUNCTIONAL DESCRIPTION NOTE: The functional description that follows describes operation using a 25MHz crystal. Valid PLL loop divider values for different crystal or input frequencies are defined in the Input Frequency Characteristics, Table 5, NOTE 1. The ICS843034-01 features a fully integrated PLL and therefore requires no external components for setting the loop bandwidth. A fundamental crystal is used as the input to the onchip oscillator. The output of the oscillator is fed into the phase detector. A 25MHz crystal provides a 25MHz phase detector reference frequency. The VCO of the PLL operates over a range of 490MHz to 640MHz. The output of the M divider is also applied to the phase detector. The phase detector and the M divider force the VCO output frequency to be M times the reference frequency by adjusting the VCO control voltage. Note that for some values of M (either too high or too low), the PLL will not achieve lock. The output of the VCO is scaled by a divider prior to being sent to each of the LVPECL output buffers. The divider provides a 50% output duty cycle. The ICS843034-01 supports either serial or parallel programming modes to program the M feedback divider and N output divider. The input divider P can only be changed using the P\_DIV pin. It cannot be changed from the default ÷1 setting using the serial interface. Figure 1 shows the timing diagram for each mode. In parallel mode, the nP\_LOAD input is initially LOW. The data on the M, NA, and NB inputs are passed directly to the M divider and both N output dividers. On the LOW-to-HIGH transition of the nP\_LOAD input, the data is latched and the M and N dividers remain loaded until the next LOW transition on nP\_LOAD or until a serial event occurs. As a result, the M and Nx bits can be hardwired to set the M divider and Nx output divider to a specific default state that will automatically occur during power-up. The TEST output is LOW when operating in the parallel input mode. The relationship between the VCO frequency, the crystal frequency and the M divider is defined as follows: $\mathbf{fVCO} = \mathbf{fxtal} \times \mathbf{M}$ The M value and the required values of M0 through M5 are shown in Table 3B to program the VCO Frequency Function Table. Valid M values for which the PLL will achieve lock for a 25MHz reference are defined as $20 \le M \le 25$ . The frequency out is defined as follows: FOUT = $\frac{fVCO}{N}$ = fxtal x $\frac{M}{N \times P}$ Serial operation occurs when nP\_LOAD is HIGH and S\_LOAD is LOW. The shift register is loaded by sampling the S\_DATA bits with the rising edge of S\_CLOCK. The contents of the shift register are loaded into the M divider and Nx output divider when S\_LOAD transitions from LOW-to-HIGH. The M divide and Nx output divide values are latched on the HIGH-to-LOW transition of S\_LOAD. If S\_LOAD is held HIGH, data at the S\_DATA input is passed directly to the M divider and Nx output divider on each rising edge of S\_CLOCK. The serial mode can be used to program the M and Nx bits and test bits T1 and T0. The internal registers T0 and T1 determine the state of the TEST output as follows: | <u>T1</u> | <u>T0</u> | TEST Output | |-----------|-----------|-------------------------------| | 0 | 0 | LOW | | 0 | 1 | S_Data, Shift Register Output | | 1 | 0 | Output of M divider | | 1 | 1 | CMOS Fout A0 | FIGURE 1. PARALLEL & SERIAL LOAD OPERATIONS TABLE 1. PIN DESCRIPTIONS | Number | Name | т. | vne. | Description | |--------|------------------------|--------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | number | ivallie | '' | ype | M divider input. Data latched on LOW-to-HIGH trnsition of nP_LOAD | | 1 | M8 | Input | Pulldown | input. LVCMOS/LVTTL interfac levels. | | 2, 3 | NB0, NB1 | Input | Pullup | Determines output divider value as defined in Table 3C, | | 4 | NB2 | Input | Pulldown | Function Table. LVCMOS/LVTTL interface levels. | | 5 | OE_REF | Input | Pulldown | Output enable. Controls enabling and disabling of REF_CLK output. LVCMOS/LVTTL interface levels. | | 6 | OE_A | Input | Pullup | Output enable. Controls enabling and disabling of FOUTA0, nFOUTA0 outputs. LVCMOS/LVTTL interface levels. | | 7 | OE_B | Input | Pullup | Output enable. Controls enabling and disabling of FOUTB0, nFOUTB0 outputs. LVCMOS/LVTTL interface levels. | | 8, 14 | V <sub>cc</sub> | Power | | Core supply pins. | | 9, 10 | NA0, NA1 | Input | Pullup | Determines output divider value as defined in Table 3C, | | 11 | NA2 | Input | Pulldown | Function Table. LVCMOS/LVTTL interface levels. | | 12, 24 | $V_{EE}$ | Power | | Negative supply pins. | | 13 | TEST | Output | | Test output which is ACTIVE in the serial mode of operation. Output driven LOW in parallel mode. LVCMOS/LVTTL interface levels. | | 15, 16 | FOUTA0,<br>nFOUTA0 | Output | | Differential output for the synthesizer. LVPECL interface levels. | | 17 | V <sub>CCO_A</sub> | Power | | Output supply pin for FOUTA0, nFOUTA0. | | 18, 19 | FOUTB0,<br>nFOUTB0 | Output | | Differential output for the synthesizer. LVPECL interface levels. | | 20 | $V_{\text{CCO\_B}}$ | Power | | Output supply pin for FOUTB0, nFOUTB0. | | 21 | REF_CLK | Output | | Reference clock output. LVCMOS/LVTTL interface levels. | | 22 | $V_{\text{CCO\_REF}}$ | Power | | Output supply pin for REF_CLK. | | 23 | P_DIV | Input | Pullup/<br>Pulldown | Input divide select. Float = $\div 1$ (default), $1 = \div 4$ , $0 = \div 8$ . LVCMOS/LVTTL interface levels. | | 25 | MR | Input | Pulldown | Active High Master Reset. When logic HIGH, forces the internal dividers are reset causing the true outputs FOUTx to go low and the inverted outputs nFOUTx to go high. When logic LOW, the internal dividers and the outputs are enabled. Assertion of MR does not affect loaded M, N, and T values. LVCMOS/LVTTL interface levels. | | 26 | S_CLOCK | Input | Pulldown | Clocks in serial data present at S_DATA input into the shift register on the rising edge of S_CLOCK. LVCMOS/LVTTL interface levels. | | 27 | S_DATA | Input | Pulldown | Shift register serial input. Data sampled on the rising edge of S_CLOCK. LVCMOS/LVTTL interface levels. | | 28 | S_LOAD | Input | Pulldown | Controls transition of data from shift register into the dividers. LVCMOS/LVTTL interface levels. | | 29 | V <sub>CCA</sub> | Power | | Analog supply pin. | | 30, 31 | SEL0, SEL1 | Input | Pulldown | Clock select inputs. LVCMOS/LVTTL interface levels. | | 32 | TEST_CLK | Input | Pulldown | Test clock input. LVCMOS/LVTTL interface levels. | | 33, 34 | XTAL_INO,<br>XTAL_OUT0 | Input | | Crystal oscillator interface. | | 35, 36 | XTAL_IN1,<br>XTAL_OUT1 | Input | | Crystal oscillator interface. | | 37 | CLK | Input | Pulldown | Non-inverting differential clock input. | | 38 | nCLK | Input | Pullup/<br>Pulldown | Inverting differential clock input.V <sub>cc</sub> /2 default when left floating. | Continued on next page... | Number | Name | 1 | <b>Туре</b> | Description | | | | |-------------------------------|-------------------------------|-------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 39 | nP_LOAD | Input | Pulldown | Parallel load input. Determines when data present at M5:M0 is loaded into M divider, and when data present at NA2:NA0 and NB2:NB0 is loaded into the N output dividers. LVCMOS/LVTTL interface levels. | | | | | 40 | VCO_SEL | Input | Pullup | Determines whether synthesizer is in PLL or bypass mode. LVCMOS/LVTTL interface levels. | | | | | 41, 42, 43,<br>44, 45, 47, 48 | M0, M1, M2,<br>M3, M4, M6, M7 | Input | Pulldown | M divider inputs. Data latched on LOW-to-HIGH transition | | | | | 46 | M5 | Input | Pullup | of nP_LOAD input. LVCMOS/LVTTL interface levels. | | | | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | | R <sub>out</sub> | Output Impedance | | 5 | 7 | 12 | Ω | TABLE 3A. PARALLEL AND SERIAL MODE FUNCTION TABLE | | | | In | puts | | | Conditions | |----|---------|------|------|--------------|----------|--------|-------------------------------------------------------------------------------------------------------------------| | MR | nP_LOAD | М | N | S_LOAD | S_CLOCK | S_DATA | Conditions | | Н | Х | Χ | Х | Х | Х | Х | Reset. Forces outputs LOW. | | L | L | Data | Data | Х | Х | Х | Data on M and N inputs passed directly to the M divider and N output divider. TEST output forced LOW. | | L | 1 | Data | Data | L | Х | Х | Data is latched into input registers and remains loaded until next LOW transition or until a serial event occurs. | | L | Н | Х | Х | L | <b>↑</b> | Data | Serial input mode. Shift register is loaded with data on S_DATA on each rising edge of S_CLOCK. | | L | Н | Х | Х | <b>↑</b> | L | Data | Contents of the shift register are passed to the M divider and N output divider. | | L | Н | Х | Х | $\downarrow$ | L | Data | M divider and N output divider values are latched. | | L | Н | Х | Х | L | Х | Х | Parallel or serial input do not affect shift registers. | | L | Н | Х | Х | Н | 1 | Data | S_DATA passed directly to M divider as it is clocked. | NOTE: L = LOW H = HIGH X = Don't care ↑ = Rising edge transition ↓= Falling edge transition Table 3B. Programmable VCO Frequency Function Table P = +1 (P\_DIV = FLOAT) | VCO Frequency<br>(MHz) | M Divide | 32 | 16 | 8 | 4 | 2 | 1 | |------------------------|----------|----|----|----|----|----|----| | | | M5 | M4 | М3 | M2 | M1 | МО | | 500 | 20 | 0 | 1 | 0 | 1 | 0 | 0 | | • | • | • | • | • | • | • | • | | 550 | 22 | 0 | 1 | 0 | 1 | 1 | 0 | | • | • | • | • | • | • | • | • | | 625 | 25 | 0 | 1 | 1 | 0 | 0 | 1 | NOTE 1: These M divide values and the resulting frequencies correspond to crystal or TEST\_CLK input frequency of 25MHz. TABLE 3C. PROGRAMMABLE OUTPUT DIVIDER FUNCTION TABLE | | Inputs | | N Divider Value | Output Freq | uency (MHz) | |------|--------|------|-----------------|-------------|-------------| | *NX2 | *NX1 | *NX0 | N Divider value | Minimum | Maximum | | 0 | 0 | 0 | 1 | 490 | 640 | | 0 | 0 | 1 | 2 | 245 | 320 | | 0 | 1 | 0 | 3 | 163.33 | 213.33 | | 0 | 1 | 1 | 4 | 122.5 | 160 | | 1 | 0 | 0 | 5 | 98 | 128 | | 1 | 0 | 1 | 6 | 81.67 | 106.67 | | 1 | 1 | 0 | 8 | 61.25 | 80 | | 1 | 1 | 1 | 16 | 30.625 | 40 | \*NOTE: X denotes Bank A or Bank B #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>CC</sub> 4.6V Inputs, $V_{l}$ -0.5V to $V_{CC}$ + 0.5V Outputs, $V_{o}$ (LVCMOS) -0.5V to $V_{cco}$ + 0.5V Outputs, $\rm I_{\odot}$ (LVPECL) Continuous Current 50mA Surge Current 100mA Package Thermal Impedance, $\theta_{JA}$ 47.9°C/W (0 Ifpm) Storage Temperature, $T_{STG}$ -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{CC} = V_{CCA} = 3.3V \pm 5\%$ , $V_{CCOA} = V_{CCOB} = 3.3V \pm 5\%$ or $2.5V \pm 5\%$ , $T_{A} = 0^{\circ}$ C to $70^{\circ}$ C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |----------------------|-----------------------|-----------------|---------|---------|---------|-------| | V <sub>cc</sub> | Core Supply Voltage | | 2.375 | 3.3 | 3.465 | V | | V <sub>CCA</sub> | Analog Supply Voltage | | 2.375 | 3.3 | 3.465 | V | | V <sub>CCO_A,</sub> | Output Supply | | 3.135 | 3.3 | 3.465 | V | | V <sub>CCO_B</sub> | Voltage | | 2.375 | 2.5 | 2.625 | V | | I <sub>EE</sub> | Power Supply Current | | | 185 | | mA | | I <sub>CCA</sub> | Analog Supply Current | | | 20 | | mA | | V | REF_CLK Output Supply | | 3.135 | 3.3 | 3.465 | V | | V <sub>CCO_REF</sub> | NEF_OLK Output Supply | | 2.375 | 2.5 | 2.625 | V | $\textbf{TABLE 4B. LVCMOS/LVTTL DC Characteristics, V}_{\text{CC}} = V_{\text{CCA}} = 3.3 \text{V} \pm 5\%, V_{\text{CCO}}_{\text{A}} = V_{\text{CCO}}_{\text{B}} = 3.3 \text{V} \pm 5\% \text{ or } 2.5 \text{V} \pm 5\%, \text{TA} = 0^{\circ}\text{C to } 70^{\circ}\text{C})$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-----------------------|---------|-----------------------|-------| | V <sub>IH</sub> | Input<br>High Voltage | VCO_SEL, SEL0, SEL1, MR, OE_REF, OE_A, OE_B, S_LOAD, nP_LOAD, S_DATA, S_CLOCK, TEST_CLK, M0:M5, NX0:NX2 | | 2 | | V <sub>cc</sub> + 0.3 | V | | | | P_DIV | | V <sub>cc</sub> - 0.4 | | | V | | V <sub>IL</sub> | Input<br>Low Voltage | VCO_SEL, SEL0, SEL1, MR,<br>OE_REF, OE_A, OE_B,<br>S_LOAD, nP_LOAD, S_DATA,<br>S_CLOCK, TEST_CLK,<br>M0:M5, NX0:NX2 | | -0.3 | | 0.8 | V | | | | P_DIV | | | | 0.3 | V | | I <sub>IH</sub> | I <sub>⊪</sub> Input<br>High Current | TEST_CLK, P_DIV, MR,<br>SEL[1:0], S_CLOCK, S_DATA,<br>S_LOAD, nP_LOAD, OE_REF<br>NA2, NB2, M1:M4, M6:M8 | $V_{CC} = V_{IN} = 3.465V$ | | | 150 | μΑ | | | | NB0, NB1, NA0, NA1, M5,<br>OE_A, OE_B, VCO_SEL | $V_{CC} = V_{IN} = 3.465V$ | | | 5 | μΑ | | I | Input | TEST_CLK, P_DIV, MR,<br>SEL[1:0], S_CLOCK, S_DATA,<br>S_LOAD, nP_LOAD, OE_REF<br>NA2, NB2, M1:M4, M6:M8 | $V_{CC} = 3.465V,$ $V_{IN} = 0V$ | -5 | | | μΑ | | <sup>1</sup> L | Low Current | NB0, NB1, NA0, NA1, M5,<br>OE_A, OE_B, VCO_SEL | $V_{CC} = 3.465V,$ $V_{IN} = 0V$ | -150 | | | μΑ | | V <sub>OH</sub> | Output<br>High Voltage | TEST; NOTE 1 | $V_{CCO} = 3.3V \pm 5\%$<br>$V_{CCO} = 2.5V \pm 5\%$ | 2.6<br>1.8 | | | V | | V <sub>OL</sub> | Output Low<br>Voltage | TEST; NOTE 1 | $V_{CCO} = 3.3V \pm 5\%,$<br>$V_{CCO} = 2.5V \pm 5\%$ | | | 0.5 | V | NOTE 1: Output terminated with $50\Omega$ to $V_{CCO\ REF}/2$ . $\textbf{TABLE 4C. Differential DC Characteristics, } V_{\text{CC}} = V_{\text{CCA}} = 3.3 \text{V} \pm 5\%, V_{\text{CCO}\_A} = V_{\text{CCO}\_B} = 3.3 \text{V} \pm 5\% \text{ or } 2.5 \text{V} \pm 5\%, T_{\text{A}} = 0^{\circ}\text{C to } 70^{\circ}\text{C}$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|--------------------|-----------------------|--------------------------------|-----------------------|---------|------------------------|-------| | | Input High Current | nCLK | $V_{IN} = V_{CC} = 3.465V$ | | | 150 | μΑ | | I'IH | | CLK | $V_{IN} = V_{CC} = 3.465V$ | | | 150 | μΑ | | | lt l Ot | nCLK | $V_{IN} = 0V, V_{CC} = 3.465V$ | -150 | | | μΑ | | I <sub>IL</sub> | Input Low Current | CLK | $V_{IN} = 0V, V_{CC} = 3.465V$ | -5 | | | μΑ | | V <sub>PP</sub> | Peak-to-Peak Input | Voltage | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode Inpu | ut Voltage; NOTE 1, 2 | | V <sub>EE</sub> + 0.5 | | V <sub>cc</sub> - 0.85 | V | NOTE 1: For single ended applications, the maximum input voltage for CLK, nCLK is $V_{\rm CC}$ + 0.3V. NOTE 2: Common mode voltage is defined as $V_{\rm in}$ . Table 4D. LVPECL DC Characteristics, $V_{CCO\ A} = V_{CCO\ B} = 2.375 V$ to 3.465 V, $T_A = 0 ^{\circ} C$ to $70 ^{\circ} C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|------------------------|---------|------------------------|-------| | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | V <sub>cco</sub> - 1.4 | | V <sub>cco</sub> - 0.9 | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | V <sub>cco</sub> - 2.0 | | V <sub>cco</sub> - 1.7 | V | | V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing | | 0.6 | | 1.0 | V | NOTE 1: Outputs terminated with 50 $\Omega$ to $V_{CCO,x}$ - 2V. Table 5. Input Frequency Characteristics, $V_{CC} = V_{CCA} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|---------------------|-------------------------|-----------------|---------|---------|---------|-------| | f <sub>IN</sub> Input Frequency | XTAL_IN0, XTAL_OUT0 | | 12 | | 40 | MHz | | | | l _ ' | XTAL_IN1, XTAL_OUT1 | | 12 | | 40 | MHz | | | rrequericy | S_CLOCK | | | | 50 | MHz | | t <sub>R</sub> /t <sub>F</sub> | Rise Time | S_CLOCK, S_DATA, S_LOAD | | | 6 | | ns | NOTE: For the input crystal, CLK/nCLK and TEST\_CLK frequency range, the M value must be set for the VCO to operate within the 490MHz to 640MHz range. Using the minimum input frequency of 12MHz, valid values of M are $41 \le M \le 53$ . with input divider $P = \div 1$ ( $P_DIV = 00$ ). Using the maximum frequency of 40MHz, valid values of M are $13 \le M \le 16$ . TABLE 6. CRYSTAL CHARACTERISTICS | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------------------------|-----------------|-------------|---------|---------|-------| | Mode of Oscillation | | Fundamental | | | | | Frequency | | 12 | | 40 | MHz | | Equivalent Series Resistance (ESR) | | | | 50 | Ω | | Shunt Capacitance | | | | 7 | pF | | Drive Level | | | | 1 | mW | Table 7A. AC Characteristics, $V_{CC} = V_{CCO\_A} = V_{CCO\_B} = 3.3V \pm 5\%$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------------------|---------------------------------------|-------------------|--------------------------------------|---------|---------|---------|-------| | F <sub>out</sub> | Output Frequency | | | 30.625 | | 640 | MHz | | tjit(Ø) | Phase Jitter, RMS (Random);<br>NOTE 1 | | Integration Range:<br>637kHz - 5MHz | | 0.61 | | ps | | tsk(o) | Output Skew; NOTE 2, 3 | | Measured @ the same Output Frequency | | 50 | | ps | | t <sub>R</sub> /t <sub>F</sub> | Output Rise/ | Fall Time | 20% to 80% | 200 | | 700 | ps | | | | M, N to nP_LOAD | | 5 | | | ns | | t <sub>s</sub> | Setup Time | S_DATA to S_CLOCK | | 5 | | | ns | | | | S_CLOCK to S_LOAD | | 5 | | | ns | | | | M, N to nP_LOAD | | 5 | | | ns | | t <sub>H</sub> | Hold Time | S_DATA to S_CLOCK | | 5 | | | ns | | | | S_CLOCK to S_LOAD | | 5 | | | ns | | odc | Output Duty | Cycle | | | 50 | | % | | t <sub>LOCK</sub> | PLL Lock Tir | ne | | | | 1 | ms | See Parameter Measurement Information section. NOTE 1: Please refer to the Phase Noise Plot. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points. NOTE 3: This parameter is defined in accordance with JEDEC Standard 65. Table 7B. AC Characteristics, $V_{CC} = V_{CCA} = 3.3V \pm 5\%$ , $V_{CCOA} = V_{CCOB} = 2.5V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-------------------|---------------------------------------|-------------------|-------------------------------------|---------|---------|---------|-------| | F <sub>OUT</sub> | Output Frequency | | | 30.625 | | 640 | MHz | | <i>t</i> jit(Ø) | Phase Jitter, RMS (Random);<br>NOTE 1 | | Integration Range:<br>637kHz - 5MHz | | 0.71 | | ps | | tsk(o) | Output Skew | r; NOTE 2, 3 | | | 50 | | ps | | $t_R/t_F$ | Output Rise/Fall Time | | 20% to 80% | 200 | | 700 | ps | | | | M, N to nP_LOAD | | 5 | | | ns | | t <sub>s</sub> | Setup Time | S_DATA to S_CLOCK | | 5 | | | ns | | | | S_CLOCK to S_LOAD | | 5 | | | ns | | | | M, N to nP_LOAD | | 5 | | | ns | | t <sub>H</sub> | Hold Time | S_DATA to S_CLOCK | | 5 | | | ns | | | | S_CLOCK to S_LOAD | | 5 | | | ns | | odc | Output Duty Cycle | | | | 50 | | % | | t <sub>LOCK</sub> | PLL Lock Time | | | | | 1 | ms | See Parameter Measurement Information section. NOTE 1: Please refer to the Phase Noise Plot. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points. NOTE 3: This parameter is defined in accordance with JEDEC Standard 65. Table 7C. AC Characteristics, $V_{\text{CC}} = V_{\text{CCA}} = 3.3V \pm 5\%$ , $V_{\text{CCO\_A}} = 3.3V \pm 5\%$ , $V_{\text{CCO\_B}} = 2.5V \pm 5\%$ , $T_{\text{A}} = 0^{\circ}\text{C}$ to $70^{\circ}\text{C}$ or $V_{\text{CC}} = V_{\text{CCA}} = 3.3V \pm 5\%$ , $V_{\text{CCO\_A}} = 2.5V \pm 5\%$ , $V_{\text{CCO\_B}} = 3.3V \pm 5\%$ , $T_{\text{A}} = 0^{\circ}\text{C}$ to $70^{\circ}\text{C}$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------------------|---------------------------------------|-------------------|-------------------------------------|---------|---------|---------|-------| | F <sub>out</sub> | Output Frequency | | | 35 | | 700 | MHz | | <i>t</i> jit(Ø) | Phase Jitter, RMS (Random);<br>NOTE 1 | | Integration Range:<br>637kHz - 5MHz | | 0.71 | | ps | | tsk(o) | Output Skew | ; NOTE 2, 3 | | | 50 | | ps | | t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time | | 20% to 80% | 200 | | 700 | ps | | | | M, N to nP_LOAD | | 5 | | | ns | | t <sub>s</sub> | Setup Time | S_DATA to S_CLOCK | | 5 | | | ns | | | | S_CLOCK to S_LOAD | | 5 | | | ns | | | | M, N to nP_LOAD | | 5 | | | ns | | t <sub>H</sub> | Hold Time | S_DATA to S_CLOCK | | 5 | | | ns | | | | S_CLOCK to S_LOAD | | 5 | | | ns | | odc | Output Duty Cycle | | | | 50 | | % | | t <sub>LOCK</sub> | PLL Lock Time | | | | | 1 | ms | See Parameter Measurement Information section. NOTE 1: Please refer to the Phase Noise Plot. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points. NOTE 3: This parameter is defined in accordance with JEDEC Standard 65. ### Typical Phase Noise at 106.25MHz # PARAMETER MEASUREMENT INFORMATION 3.3V Core/3.3V OUTPUT LOAD AC TEST CIRCUIT FOUTAO/nFOUTAO, FOUTBO/nFOUTBO 3.3V Core/2.5V OUTPUT LOAD AC TEST CIRCUIT FOUTA0/nFOUTA0, FOUTB0/nFOUTB0 3.3VCore/3.3V REF\_CLK OUTPUT LOAD AC TEST CIRCUIT 3.3V CORE/2.5V REF CLK OUTPUT LOAD AC TEST CIRCUIT PERIOD JITTER OUTPUT DUTY CYCLE/OUTPUT PULSE WIDTH/PERIOD OUTPUT RISE/FALL TIME ## **APPLICATION INFORMATION** #### Power Supply Filtering Techniques As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS843034-01 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $V_{\rm CC}, V_{\rm CCA},$ and $V_{\rm CCO}$ should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 2 illustrates how a $24\Omega$ resistor along with a $10\mu F$ and a $.01\mu F$ bypass capacitor should be connected to each $V_{\rm CCA}$ pin. FIGURE 2. POWER SUPPLY FILTERING #### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LVCMOS/LVTTL LEVELS Figure 3 shows how the differential input can be wired to accept single ended levels. The reference voltage V\_REF = $V_{\rm cc}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and $V_{\rm CC}$ = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609. #### **CRYSTAL INPUT INTERFACE** The ICS843034-01 has been characterized with 18pF parallel resonant crystals. The capacitor values, C1 and C2, shown in *Figure 4* below were determined using a 25MHz, 18pF parallel resonant crystal and were chosen to minimize the ppm error. The optimum C1 and C2 values can be slightly adjusted for different board layouts. #### DIFFERENTIAL CLOCK INPUT INTERFACE The CLK/nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both $V_{\text{SWING}}$ and $V_{\text{OH}}$ must meet the $V_{\text{PP}}$ and $V_{\text{CMR}}$ input requirements. Figures 5A to 5D show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 5A*, the input termination applies for ICS HiPerClockS LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. FIGURE 5A. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY ICS HIPERCLOCKS LVHSTL DRIVER FIGURE 5C. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 5B. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 5D. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVDS DRIVER #### TERMINATION FOR 3.3V LVPECL OUTPUT The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. FOUTx and nFOUTx are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to FIGURE 6A. LVPECL OUTPUT TERMINATION drive $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 6A and 6B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. FIGURE 6B. LVPECL OUTPUT TERMINATION #### RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS #### INPUTS: #### **CRYSTAL INPUT:** For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from XTAL\_IN to ground. #### **CLK INPUT:** For applications not requiring the use of a clock input, it can be left floating. Though not required, but for additional protection, a $1 k \Omega$ resistor can be tied from the CLK input to ground. #### **CLK/nCLK INPUT:** For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from CLK to ground. #### LVCMOS Control Pins: All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. #### **OUTPUTS:** #### LVCMOS OUTPUT: All unused LVCMOS output can be left floating. We recommend that there is no trace attached. #### LVPECL OUTPUT All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated. #### **TERMINATION FOR 2.5V LVPECL OUTPUT** Figure 7A and Figure 7B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating 50 $\Omega$ to V<sub>CC</sub> - 2V. For V<sub>CC</sub> = 2.5V, the V<sub>CC</sub> - 2V is very close to ground level. The R3 in *Figure 7B* can be eliminated and the termination is shown in *Figure 7C*. FIGURE 7A. 2.5V LVPECL DRIVER TERMINATION EXAMPLE FIGURE 7B. 2.5V LVPECL DRIVER TERMINATION EXAMPLE FIGURE 7C. 2.5V LVPECL TERMINATION EXAMPLE ## POWER CONSIDERATIONS This section provides information on power dissipation and junction temperature for the ICS843034-01. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS843034-01 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.465V \* 185mA = 641mW - Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair If all outputs are loaded, the total power is 2 \* 30mW = 60mW Total Power MAX (3.465V, with all outputs switching) = 641mW + 60mW = 701mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS $^{TM}$ devices is 125°C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{JA}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) $T_A = Ambient Temperature$ In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 42.1°C/W per Table 8 below. Therefore, Tj for an ambient temperature of 70°C with all outputs switching is: $70^{\circ}\text{C} + 0.701\text{W} * 42.1^{\circ}\text{C/W} = 99.5^{\circ}\text{C}$ . This is well below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). Table 8. Thermal Resistance $\theta_{1a}$ for 48-pin LQFP, Forced Convection # θ<sub>JA</sub> by Velocity (Linear Feet per Minute) 0 200 500 Single-Layer PCB, JEDEC Standard Test Boards 67.8°C/W 55.9°C/W 50.1°C/W Multi-Layer PCB, JEDEC Standard Test Boards 47.9°C/W 42.1°C/W 39.4°C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### 3. Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. LVPECL output driver circuit and termination are shown in Figure 8. To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load, and a termination voltage of $V_{CCO}$ - 2V. • For logic high, $$V_{OUT} = V_{OH\_MAX} = V_{CCO\_MAX} - 0.9V$$ $$(V_{CCO\_MAX} - V_{OH\_MAX}) = 0.9V$$ • For logic low, $$V_{OUT} = V_{OL\_MAX} = V_{CCO\_MAX} - 1.7V$$ $$(V_{CCO\_MAX} - V_{OL\_MAX}) = 1.7V$$ Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$Pd\_H = [(V_{OH\_MAX} - (V_{CCO\_MAX} - 2V))/R_{_{L}}] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OH\_MAX}))/R_{_{L}}] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - 0.9V)/50\Omega] * 0.9V = 19.8mW$$ $$Pd\_L = [(V_{OL\_MAX} - (V_{CCO\_MAX} - 2V))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OL\_MAX}))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW # RELIABILITY INFORMATION Table 9. $\theta_{\text{JA}} \text{vs. Air Flow Table for 48 Lead LQFP}$ # $\boldsymbol{\theta}_{_{JA}}$ by Velocity (Linear Feet per Minute) | | 0 | 200 | 500 | |----------------------------------------------|----------|----------|----------| | Single-Layer PCB, JEDEC Standard Test Boards | 67.8°C/W | 55.9°C/W | 50.1°C/W | | Multi-Layer PCB, JEDEC Standard Test Boards | 47.9°C/W | 42.1°C/W | 39.4°C/W | NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### TRANSISTOR COUNT The transistor count for ICS843034-01 is: 5084 #### PACKAGE OUTLINE - Y SUFFIX FOR 48 LEAD LQFP TABLE 10. PACKAGE DIMENSIONS | JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS | | | | | | | | |-----------------------------------------------|----------------|----------------|---------|--|--|--|--| | SYMBOL | BBC | | | | | | | | STWBOL | MINIMUM | NOMINAL | MAXIMUM | | | | | | N | | 48 | | | | | | | Α | | | 1.60 | | | | | | A1 | 0.05 | | 0.15 | | | | | | A2 | 1.35 | 1.40 | 1.45 | | | | | | b | 0.17 | 0.17 0.22 0.27 | | | | | | | С | 0.09 0.20 | | | | | | | | D | | 9.00 BASIC | | | | | | | D1 | | 7.00 BASIC | | | | | | | D2 | | 5.50 Ref. | | | | | | | E | 9.00 BASIC | | | | | | | | E1 | 7.00 BASIC | | | | | | | | E2 | 5.50 Ref. | | | | | | | | е | 0.50 BASIC | | | | | | | | L | 0.45 0.60 0.75 | | | | | | | | θ | 0° 7° | | | | | | | | ccc | 0.08 | | | | | | | Reference Document: JEDEC Publication 95, MS-026 TABLE 11. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|--------------|--------------------------|--------------------|-------------| | 843034AY-01 | ICS843034A01 | 48 Lead LQFP | tray | 0°C to 70°C | | 843034AY-01T | ICS843034A01 | 48 Lead LQFP | 1000 tape & reel | 0°C to 70°C | | 843034AY-01LF | ICS43034A01L | 48 Lead "Lead-Free" LQFP | tray | 0°C to 70°C | | 843034AY-01LFT | ICS43034A01L | 48 Lead "Lead-Free" LQFP | 1000 tape & reel | 0°C to 70°C | NOTE: Parts that are ordred with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. The aforementioned trademark, HiPerClocks<sup>TM</sup> and FemtoClocks<sup>TM</sup> is a trademark of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments. # Innovate with IDT and accelerate your future networks. Contact: # www.IDT.com For Sales 800-345-7015 408-284-8200 Fax: 408-284-2775 **For Tech Support** clockhelp@idt.com 408-284-8200 #### **Corporate Headquarters** Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.) #### Asia Pacific and Japan Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505 #### **Europe** IDT Europe, Limited Prime House Barnett Wood Lane Leatherhead, Surrey United Kingdom KT22 7DE +44 1372 363 339