











LP8900

SNVS542E - MAY 2008 - REVISED JUNE 2016

# LP8900 200-mA Ultra-Low-Noise Dual LDO For RF and Analog Circuits

#### Features 1

- Input Voltage Operation: 1.8 V to 5.5 V
- Output Voltage: 1.2 V to 3.6 V
- Accuracy Over Temperature: 1%
- Output Voltage Noise: 6 µV<sub>RMS</sub>
- PSRR: 75 dB at 1 kHz
- Dropout: 110 mV at 200 mA Load
- Quiescent Current: 48 µA per Regulator
- Start-Up Time: 80 µs
- Stable With Ceramic Capacitors as Small as 0402
- Thermal-Overload and Short-Circuit Protection

#### 2 Applications

- **Battery-Operated Devices**
- Hand-Held Information Appliances
- Noise Sensitive RF Applications
- DC-DC Convertor Post Regulation and Filter

## 3 Description

The LP8900 is a dual LDO capable of supplying 200mA output current per regulator. Designed to meet the requirements of RF and analog circuits, the LP8900 provides low device noise, high PSRR, low quiescent current, and superior line transient response figures.

Using new innovative design techniques, the LP8900 offers class-leading device noise performance without a noise bypass capacitor.

The LP8900 is designed to be stable with space saving ceramic capacitors as small as 0402 case size, enabling a solution size < 4 mm<sup>2</sup>. Performance is specified for a -40°C to +125°C junction temperature range.

Output voltage options from 1.2 V to 3.6 V are available; for availability, contact your local TI sales office.

#### **Device Information**<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (MAX)   |
|-------------|-----------|-------------------|
| LP8900      | DSBGA (6) | 1.49 mm × 1.09 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



### **Typical Application Circuit**

NSTRUMENTS

www.ti.com

Page

EXAS

# **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Rev  | ision History 2                    |
| 5 | Defa | ault Device Options 3              |
| 6 | Pin  | Configuration and Functions 3      |
| 7 | Spe  | cifications 4                      |
|   | 7.1  | Absolute Maximum Ratings 4         |
|   | 7.2  | ESD Ratings 4                      |
|   | 7.3  | Recommended Operating Conditions 4 |
|   | 7.4  | Thermal Information 4              |
|   | 7.5  | Electrical Characteristics5        |
|   | 7.6  | Timing Requirements 6              |
|   | 7.7  | Typical Characteristics            |
| 8 | Deta | ailed Description                  |
|   | 8.1  | Overview                           |
|   | 8.2  | Functional Block Diagram 9         |
|   | 8.3  | Feature Description                |
|   |      |                                    |

|    | 8.4   | Device Functional Modes           | 10               |
|----|-------|-----------------------------------|------------------|
| 9  | App   | lication and Implementation       | 11               |
|    | 9.1   | Application Information           | 11               |
|    | 9.2   | Typical Application               | 11               |
| 10 | Pow   | ver Supply Recommendations        | 15               |
| 11 | Laye  | out                               | 16               |
|    | 11.1  | Layout Guidelines                 | 1 <mark>6</mark> |
|    | 11.2  | Layout Example                    | 16               |
|    | 11.3  | DSBGA Mounting                    | 16               |
|    | 11.4  | DSBGA Light Sensitivity           | 16               |
| 12 | Dev   | ice and Documentation Support     | 17               |
|    | 12.1  | Documentation Support             |                  |
|    | 12.2  | Community Resources               | 17               |
|    | 12.3  | Trademarks                        | 17               |
|    | 12.4  | Electrostatic Discharge Caution   | 17               |
|    | 12.5  | Glossary                          | 17               |
| 13 | Mec   | hanical, Packaging, and Orderable |                  |
|    | Infor | mation                            | 17               |
|    |       |                                   |                  |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision D (August 2015) to Revision E |                                               |   |  |  |  |
|-----------------------------------------------------|-----------------------------------------------|---|--|--|--|
| •                                                   | Changed "linear regulator" to "LDO" on page 1 | 1 |  |  |  |

#### Changes from Revision C (July 2013) to Revision D



## 5 Default Device Options

| ORDERABLE NUMBER | OUT1  | OUT2  |
|------------------|-------|-------|
| LP8900TLE-3333   | 2.8 V | 2.8 V |
| LP8900TLE-AAAH   | 2.7 V | 2.7 V |
| LP8900TLE-AAEB   | 2.8 V | 2.7 V |
| LP8900TLE-AAEC   | 2.8 V | 1.2 V |

# 6 Pin Configuration and Functions



#### **Pin Functions**

| PIN    |      | ТҮРЕ | DESCRIPTION                                                                                                                                                                |  |  |
|--------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NUMBER | NAME | TTPE | DESCRIPTION                                                                                                                                                                |  |  |
| A1     | EN1  | I    | Enable input; enables the regulator when $\ge$ 1.2 V. Enable Input has an internal 3-M $\Omega$ pulldown resistor to GND.<br>Disables the regulator when $\le$ 0.4 V.      |  |  |
| A2     | OUT1 | 0    | Voltage output. A low ESR ceramic capacitor must be connected from this pin to GND. (See <i>Application and Implementation</i> .) Connect this output to the load circuit. |  |  |
| B1     | GND  | G    | Common ground.                                                                                                                                                             |  |  |
| B2     | IN   | I    | Voltage supply input. A 1-µF capacitor must be connected from this pin to GND.                                                                                             |  |  |
| C1     | EN2  | I    | Enable input; enables the regulator when $\ge$ 1.2 V. Enable input has an internal 3-M $\Omega$ pulldown resistor to GND.<br>Disables the regulator when $\le$ 0.4 V.      |  |  |
| C2     | OUT2 | 0    | Voltage output. A low ESR ceramic capacitor must be connected from this pin to GND. (See <i>Application and Implementation</i> .) Connect this output to the load circuit. |  |  |

## 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup>

|                                             | MIN                              | MAX | UNIT |
|---------------------------------------------|----------------------------------|-----|------|
| IN, OUT pins: Voltage to GND                | -0.3                             | 6.5 | V    |
| EN pin: Voltage to GND                      | –0.3 to (V <sub>IN</sub> + 0.3V) | 6.5 | °C   |
| Continuous power dissipation <sup>(3)</sup> | Internally limited               |     |      |
| Junction temperature                        |                                  | 150 | °C   |
| Storage temperature, T <sub>stg</sub>       | -65                              | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to the potential at the GND pin.

(3) Internal thermal shutdown circuitry protects the device from permanent damage.

## 7.2 ESD Ratings

|                  |                          |                                                                                | VALUE | UNIT |
|------------------|--------------------------|--------------------------------------------------------------------------------|-------|------|
| V                |                          | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ES</sub> | <sup>SD)</sup> discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±200  | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                    | MIN | NOM MAX | UNIT |
|----------------------------------------------------|-----|---------|------|
| Input voltage                                      | 1.8 | 5.5     | V    |
| Recommended load current per channel               |     | 200     | mA   |
| Junction temperature, T <sub>J</sub>               | -40 | 125     | °C   |
| Ambient temperature, T <sub>A</sub> <sup>(2)</sup> | -40 | 85      | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The maximum ambient temperature (T<sub>A(MAX</sub>)) is dependent on the maximum operating junction temperature (T<sub>J(MAX-OP)</sub> = 125°C), the maximum power dissipation of the device in the application (P<sub>D(MAX</sub>)), and the junction to ambient thermal resistance of the part / package in the application (R<sub>0JA</sub>), as given by: T<sub>A(MAX</sub> = T<sub>J(MAX-OP)</sub> - (R<sub>0JA</sub> × P<sub>D(MAX</sub>)).

### 7.4 Thermal Information

|                       | THERMAL METRIC <sup>(1)</sup>                | YZR (DSBGA) | UNIT |
|-----------------------|----------------------------------------------|-------------|------|
|                       |                                              | 6 PINS      |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 140.0       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 1.0         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 26.0        | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 0.3         | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 26.0        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## 7.5 Electrical Characteristics

Unless otherwise noted,  $V_{EN} = 1.2 \text{ V}$ ,  $V_{IN} = V_{OUT} + 0.5 \text{ V}$ , or 1.8 V, whichever is higher (where  $V_{OUT}$  is the higher of  $V_{OUT1}$  and  $V_{OUT2}$ ),  $C_{IN} = C_{OUT} = 1 \ \mu\text{F}$ , and  $I_{OUT} = 1 \ \text{mA}$ . Typical values apply for  $T_A = 25^{\circ}\text{C}$ ; minimum and maximum values apply over the full junction temperature range for operation, -40 to +125°C, unless otherwise specified.<sup>(1)</sup>

|                       | PARAMETER                                   | TEST C                                                                        | ONDITIONS                 | MIN    | TYP   | MAX   | UNIT          |  |
|-----------------------|---------------------------------------------|-------------------------------------------------------------------------------|---------------------------|--------|-------|-------|---------------|--|
| V <sub>IN</sub>       | Input voltage                               | $T_A = 25^{\circ}C$ , see <sup>(2)</sup>                                      |                           | 1.8    |       | 5.5   | V             |  |
|                       |                                             | $V_{IN} = V_{OUT(NOM)} + 0.5 V$ to 5.5 V<br>I <sub>LOAD</sub> = 1 mA          |                           | 1%     |       | 1%    |               |  |
| ΔV <sub>OUT</sub>     | Output voltage tolerance                    | $V_{IN}$ = 1.8 V to 5.5 V<br>$I_{LOAD}$ = 1 mA, $V_{OUT}$ =                   | 1.2 V                     | -2.25% |       | 2.25% |               |  |
|                       | Line regulation error                       | $V_{IN} = V_{OUT(NOM)} + 0.5$<br>$I_{OUT} = 1 \text{ mA}$                     | V to 5.5 V                |        | 0.05  |       | %/V           |  |
|                       | Load regulation error                       | $I_{OUT} = 1 \text{ mA to } 200 \text{ mA}$                                   | N .                       |        | 4     | 9     | mV            |  |
|                       |                                             |                                                                               | V <sub>OUT</sub> = 3.6 V  |        | 55    | 82    |               |  |
| V <sub>DO</sub>       | Dropout voltage <sup>(3)</sup>              | I <sub>OUT</sub> = 200 mA                                                     | V <sub>OUT</sub> = 2.8 V  |        | 110   | 164   | mV            |  |
|                       |                                             |                                                                               | V <sub>OUT</sub> = 1.8 V  |        | 185   | 260   |               |  |
|                       | Lood ourrent                                | $T_A = 25^{\circ}C$ , see <sup>(4)</sup>                                      |                           | 0      |       |       |               |  |
| LOAD                  | Load current                                | See <sup>(4)</sup>                                                            |                           |        |       | 200   | mA            |  |
|                       | Quiescent current                           | V <sub>EN1</sub> = 1.2 V, V <sub>EN2</sub> = 0 V, I <sub>OUT</sub> = 0 mA     |                           |        | 48    | 120   | μΑ            |  |
| l <sub>Q</sub>        |                                             | V <sub>EN1</sub> = 1.2 V, V <sub>EN2</sub> = 1.2 V, I <sub>OUT</sub> = 0 mA   |                           |        | 85    | 200   |               |  |
|                       |                                             | V <sub>EN1</sub> = 1.2 V, V <sub>EN2</sub> = 1.2 V, I <sub>OUT</sub> = 200 mA |                           |        | 210   |       |               |  |
|                       |                                             | V <sub>EN</sub> ≤ 0.4 V                                                       |                           |        | 0.003 | 1     |               |  |
| I <sub>SC</sub>       | Short-circuit current limit                 | V <sub>IN</sub> = 3.6 V <sup>(5)</sup>                                        |                           |        | 600   | 900   | mA            |  |
|                       |                                             | f = 1 kHz, I <sub>OUT</sub> = 200 mA                                          |                           |        | 75    |       | dB            |  |
|                       | Power supply rejection ratio <sup>(6)</sup> | f = 10 kHz, I <sub>OUT</sub> = 200 mA                                         |                           |        | 65    |       |               |  |
| PSRR                  |                                             | f = 100 kHz, I <sub>OUT</sub> = 200 mA                                        |                           |        | 45    |       |               |  |
|                       |                                             | f = 1 MHz, I <sub>OUT</sub> = 200                                             | mA                        |        | 30    |       |               |  |
|                       |                                             | BW = 10 Hz to 100                                                             | I <sub>OUT</sub> = 0 mA   |        | 6     |       |               |  |
| e <sub>n</sub>        | Output noise voltage <sup>(6)</sup>         | kHz,<br>V <sub>IN</sub> = 4.2 V, C <sub>OUT</sub> = 1                         | I <sub>OUT</sub> = 1 mA   |        | 10    |       | $\mu V_{RMS}$ |  |
|                       |                                             | μF                                                                            | I <sub>OUT</sub> = 200 mA |        | 6     |       |               |  |
| Ŧ                     | The second should be used                   | Temperature<br>Hysteresis                                                     |                           |        | 155   |       |               |  |
| T <sub>SHUTDOWN</sub> | Thermal shutdown                            |                                                                               |                           |        | 15    |       | °C            |  |
| ENABLE CO             | ONTROL CHARACTERISTIC                       | S                                                                             |                           |        |       |       |               |  |
|                       | Maximum input current at                    | $V_{EN} = 0 \text{ V}, \text{ V}_{IN} = 5.5 \text{ V}$                        |                           |        | 0.003 |       |               |  |
| I <sub>EN</sub>       | EN input <sup>(7)</sup>                     | V <sub>EN</sub> = V <sub>IN</sub> = 5.5 V                                     |                           |        |       | 4     | μA            |  |
| V <sub>IL</sub>       | Low input threshold                         | $V_{IN} = 1.8$ V to 5.5 V                                                     |                           |        |       | 0.4   | V             |  |
| V <sub>IH</sub>       | High input threshold                        | V <sub>IN</sub> = 1.8 V to 5.5 V                                              |                           | 1.2    |       |       | V             |  |

(1) All limits are specified. All electrical characteristics having room-temperature limits are tested during production at T<sub>J</sub> = 25°C or correlated using Statistical Quality Control methods. Operation over the temperature specification is ensured by correlating the electrical characteristics to process and temperature variations and applying statistical process control.

(2) The minimum input voltage =  $V_{OUT(NOM)}$  + 0.5 V or 1.8 V, whichever is greater.

(3) Dropout voltage is voltage difference between input and output at which the output voltage drops to 100 mV below its nominal value. This parameter is only specified for output voltages above 1.8 V.

(4) The device maintains the regulated output voltage without a load.

(5) Short circuit current is measured with V<sub>OUT</sub> pulled to 0 V.

(6) This electrical specification is ensured by design.

(7) EN Pin has an internal 3-M $\Omega$  typical, resistor connected to GND.

## **Electrical Characteristics (continued)**

Unless otherwise noted,  $V_{EN} = 1.2 \text{ V}$ ,  $V_{IN} = V_{OUT} + 0.5 \text{ V}$ , or 1.8 V, whichever is higher (where  $V_{OUT}$  is the higher of  $V_{OUT1}$  and  $V_{OUT2}$ ),  $C_{IN} = C_{OUT} = 1 \ \mu\text{F}$ , and  $I_{OUT} = 1 \ \text{mA}$ . Typical values apply for  $T_A = 25^{\circ}\text{C}$ ; minimum and maximum values apply over the full junction temperature range for operation, -40 to +125°C, unless otherwise specified.<sup>(1)</sup>

| PARAMETER TEST CONDITIONS |                                                                                                                                                    |                                   | MIN                                         | TYP | MAX | UNIT |                 |  |
|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------------------------------------------|-----|-----|------|-----------------|--|
| TRANSIENT CHARACTERISTICS |                                                                                                                                                    |                                   |                                             |     |     |      |                 |  |
|                           | $ \begin{array}{ll} \text{Line transient response} & T_{rise} = T_{fall} = 30 \ \mu s \\  \delta V_{OUT}  & \delta V_{IN} = 600 \ mV \end{array} $ |                                   |                                             |     |     |      | mV<br>(pk - pk) |  |
| Transient response        | Load transient response                                                                                                                            | $T_{rise} = T_{fall} = 1 \ \mu s$ | $I_{OUT} = 1 \text{ mA to } 200 \text{ mA}$ |     | 80  |      | mV              |  |
|                           | δV <sub>OUT</sub>                                                                                                                                  |                                   | $I_{OUT}$ = 200 mA to 1 mA                  |     | 70  |      |                 |  |
| response                  | Overshoot on start-up                                                                                                                              |                                   |                                             |     | 0%  | 1%   |                 |  |

## 7.6 Timing Requirements

Nominal values apply for  $T_A = 25^{\circ}$ C; minimim and maximum values apply over the full junction temperature range for operation, -40 to +125°C, unless otherwise specified.

|                  |                                                       | MIN | NOM | MAX | UNIT |
|------------------|-------------------------------------------------------|-----|-----|-----|------|
| T <sub>ON</sub>  | Turnon time to 95% level, V <sub>OUT(NOM)</sub>       |     | 80  | 200 | μs   |
| T <sub>OFF</sub> | Turnoff Time, 5% of $V_{OUT(NOM)}$ , $I_{OUT} = 0$ mA |     | 0.4 | 1   | ms   |



## 7.7 Typical Characteristics

Unless otherwise specified,  $C_{IN} = C_{OUT} = 1 \ \mu F$  ceramic,  $V_{IN} = V_{OUT(NOM)} + 1 \ V$  or 1.8 V, whichever is greater,  $T_A = 25^{\circ}C$ ,  $V_{OUT(NOM)} = 2.85 \ V$ , and the EN pin is tied to  $V_{IN}$ .





## **Typical Characteristics (continued)**

Unless otherwise specified,  $C_{IN} = C_{OUT} = 1 \ \mu F$  ceramic,  $V_{IN} = V_{OUT(NOM)} + 1 \ V$  or 1.8 V, whichever is greater,  $T_A = 25^{\circ}C$ ,  $V_{OUT(NOM)} = 2.85 \ V$ , and the EN pin is tied to  $V_{IN}$ .





## 8 Detailed Description

#### 8.1 Overview

The LP8900 is a dual linear regulator capable of supplying 200 mA output current per regulator. Designed to meet the requirements of RF and analog circuits, the LP8900 provides low device noise, high PSRR, low quiescent current, and superior line transient response figures.

Using new innovative design techniques the LP8900 offers class-leading device noise performance without a noise bypass capacitor. The LP8900 is designed to perform with a single  $1-\mu F$  input capacitor and a single  $1-\mu F$  ceramic output capacitor.

### 8.2 Functional Block Diagram



### 8.3 Feature Description

#### 8.3.1 Enable Control

The LP8900 may be switched ON or OFF by a logic input at the EN pin. A high voltage at this pin turns the device on. When the enable pin is low, the regulator output is off and the device typically consumes 3 nA. However if the application does not require the shutdown feature, the EN pin can be tied to  $V_{\rm IN}$  to keep the regulator permanently on. To ensure fast start-up is achieved, EN must be driven separately.

A 3-M $\Omega$  pulldown resister ties the EN input to ground, this ensures that the device remains off when the enable pin is left open circuit. To ensure proper operation, the signal source used to drive the EN input must be able to swing above and below the specified turnon or turnoff voltage thresholds listed in *Electrical Characteristics* under V<sub>IL</sub> and V<sub>IH</sub>.

Copyright © 2008–2016, Texas Instruments Incorporated



### 8.4 Device Functional Modes

### 8.4.1 Enable (EN)

The LP8900 EN pin is internally held low by a 3-M $\Omega$  resistor to GND. The Enable pin voltage must be higher than the V<sub>IH</sub> threshold to ensure that the device is fully enabled under all operating conditions.

When the EN pin is pulled low, the output is off and the device typically consumes 3 nA.

## 8.4.2 Minimum Operating Input Voltage (VIN)

The LP8900 does not include any dedicated UVLO circuitry. The LP8900 internal circuitry is not fully functional until  $V_{IN}$  is at least 1.8 V. The output voltage is not regulated until  $V_{IN}$  has reached at least the greater of 1.8 V or  $(V_{OUT} + V_{DO})$ .



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The LP8900 is designed to meet the requirements of RF and analog circuits, providing low device noise, high PSRR, low quiescent current, and superior line transient response. The device offers class-leading device noise performance without a noise bypass capacitor and is stable with input and output capacitors with a value of 1  $\mu$ F. The LP8900 delivers this performance in an industry standard DSBGA package which, for this device, is specified with an operating junction temperature (T<sub>J</sub>) of -40°C to +125°C.

### 9.2 Typical Application



Figure 11. LP8900 Typical Application

## **Typical Application (continued)**

#### 9.2.1 Design Requirements

Some of the design requirements for this dual linear regulator include:

| DESIGN PARAMETER       | EXAMPLE VALUE  |  |  |  |  |  |  |  |
|------------------------|----------------|--|--|--|--|--|--|--|
| Minimum input voltage  | 1.8 V          |  |  |  |  |  |  |  |
| Minimum output voltage | 1.2 V          |  |  |  |  |  |  |  |
| Output current         | 200 mA/Channel |  |  |  |  |  |  |  |

#### Table 1. Design Parameters

#### Table 2. Recommended Capacitor Specifications

|                  | PARAMETER        | TEST CONDITIONS            | MIN <sup>(1)</sup> | TYP <sup>(1)</sup> | MAX <sup>(1)</sup> | UNIT |
|------------------|------------------|----------------------------|--------------------|--------------------|--------------------|------|
| C <sub>IN</sub>  | Input capacitor  | Capacitance <sup>(2)</sup> | 0.33               | 1                  | 10                 | μF   |
| C <sub>OUT</sub> |                  | Capacitance                | 0.33               | 1                  | 4.7                | μF   |
|                  | Output capacitor | ESR                        | 5                  |                    | 500                | mΩ   |

(1) Typical values apply for  $T_A = 25^{\circ}C$ ; minimim and maximum values apply over the full junction temperature range for operation, -40 to +125°C, unless otherwise specified.

(2) The capacitor tolerance should be 30% or better over temperature. The full operating conditions for the application should be considered when selecting a suitable capacitor to ensure that the minimum value of capacitance is always met. Recommended capacitor type is X7R or X5R. (See *External Capacitors*.)

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 External Capacitors

In common with most regulators, the LP8900 requires external capacitors for regulator stability. The LP8900 is specifically designed for portable applications requiring minimum board space and smallest components. These capacitors must be correctly selected for good performance.

#### 9.2.2.2 Input Capacitor

An input capacitor is required for stability. It is recommended that a  $1-\mu F$  capacitor be connected between the LP8900 IN pin and ground. (This capacitance value may be increased to  $10 \ \mu F$ .)

This capacitor must be located a distance of not more than 1 cm from the input pin and returned to a clean analogue ground. Any good quality ceramic, tantalum, or film capacitor may be used at the input.

#### NOTE

Tantalum capacitors can suffer catastrophic failures due to surge current when connected to a low-impedance source of power (like a battery or a very large capacitor). If a tantalum capacitor is used at the input, it must be ensured by the manufacturer to have a surge current rating sufficient for the application.

There are no requirements for the equivalent series resistance (ESR) on the input capacitor, but tolerance, temperature, and voltage coefficients must be considered when selecting the capacitor to ensure the capacitance remains  $\approx 1 \ \mu$ F over the entire operating temperature range.

#### 9.2.2.3 Output Capacitor

Correct selection of the output capacitor is critical to ensure stable operation in the intended application.

The output capacitor must meet all the requirements specified in the recommended capacitor table over all conditions in the application. These conditions include DC bias, frequency and temperature. Unstable operation results if the capacitance drops below the minimum specified value.

The LP8900 is designed specifically to work with very small ceramic output capacitors. A 1- $\mu$ F ceramic capacitor (dielectric type X7R or X5R) with an ESR between 5 m $\Omega$  to 500 m $\Omega$ , is suitable in the LP8900 application circuit.



Other ceramic types such as Y5V and Z5U are less suitable owing to their inferior temperature characteristics. (See *Capacitor Characteristics*.)

It is also recommended that the output capacitor is placed within 1 cm of the output pin and returned to a clean, low impedance, ground connection.

It is possible to use tantalum or film capacitors at the device output, OUT, but these are not as attractive for reasons of size and cost. (See *Capacitor Characteristics*.)

#### 9.2.2.4 No-Load Stability

The LP8900 remains stable and in regulation with no external load. This is an important consideration in some circuits, for example CMOS RAM keep-alive applications.

#### 9.2.2.5 Capacitor Characteristics

The LP8900 is designed to work with ceramic capacitors on the input and outputs to take advantage of the benefits they offer. For capacitance values around 1  $\mu$ F, ceramic capacitors give the circuit designer the best design options in terms of low cost and minimal area.

For both input and output capacitors, careful interpretation of the capacitor specification is required to ensure correct device operation. The capacitor value can change greatly dependent on the conditions of operation and capacitor type.

In particular, to ensure stability, the output capacitor selection must take account of all the capacitor parameters, to ensure that the specification is met within the application. Capacitance value can vary with DC bias conditions as well as temperature and frequency of operation. Capacitor values may also show some decrease over time due to aging. The capacitor parameters are also dependent on the particular case size with smaller sizes giving poorer performance figures in general.



Figure 12. Effect of DC Bias on Capacitance Value

As an example Figure 12 shows a typical graph showing a comparison of capacitor case sizes in a capacitance vs. DC bias plot. As shown in Figure 12, as a result of the DC bias condition, the capacitance value may drop below the minimum capacitance value given in Table 2. Note that the graph shows the capacitance out of spec for the 0402 case size capacitor at higher bias voltages. It is therefore recommended that the capacitor manufacturers' specifications for the nominal value capacitor are consulted for all conditions as some capacitor sizes (for example, 0402) may not be suitable in the actual application. Ceramic capacitors have the lowest ESR values, thus making them best for eliminating high frequency noise. The ESR of a typical 4.7- $\mu$ F ceramic capacitor is in the range of 20 m $\Omega$  to 40 m $\Omega$ , which easily meets the ESR requirement for stability for the LP8900. The temperature performance of ceramic capacitors varies by type. Capacitor type X7R is specified with a tolerance of ±15% over the temperature range -55°C to +125°C. The X5R has a similar tolerance over the reduced temperature range of -55°C to +85°C. Some large value ceramic capacitors (4.7  $\mu$ F) are manufactured with Z5U or Y5V temperature characteristics, which can result in the capacitance dropping by more than 50% as the temperature varies from 25°C to 85°C. Therefore, X7R or X5R types are recommended in applications where the temperature changes significantly above or below 25°C.

#### LP8900 SNVS542E - MAY 2008 - REVISED JUNE 2016

Texas Instruments

www.ti.com

Tantalum capacitors are less desirable than ceramic for use as output capacitors because they are more expensive when comparing equivalent capacitance and voltage ratings in the 1- $\mu$ F to 4.7- $\mu$ F range. Another important consideration is that tantalum capacitors have higher ESR values than equivalent size ceramics. This means that while it may be possible to find a tantalum capacitor with an ESR value within the stable range, it would have to be larger in capacitance (which means bigger and more costly) than a ceramic capacitor with the same ESR value. The ESR of a typical tantalum increases about 2:1 as the temperature goes from 25°C down to -40°C, so some guard band must be allowed.

### 9.2.3 Application Curves







# **10 Power Supply Recommendations**

The LP8900 device is designed to operate from an input voltage supply range from 1.8 V to 5.5 V. This input supply must be well regulated. A minimum capacitor value of 1  $\mu$ F is required to be within 1 cm of the IN pin.

## 11 Layout

### 11.1 Layout Guidelines

The dynamic performance of the LP8900 is dependent on the layout of the PCB. PCB layout practices that are adequate for typical LDOs may degrade the PSRR, noise, or transient performance of the LP8900.

Best performance is achieved by placing  $C_{IN}$  and  $C_{OUT}$  on the same side of the PCB as the device, and placing them as close as is practical to the package. The ground connections for  $C_{IN}$  and  $C_{OUT}$  must be back to the LP8900 ground pin using as wide and as short of a copper trace as is practical.

Connections using long trace lengths, narrow trace widths, and/or connections through vias must be avoided. These add parasitic inductances and resistance that results in inferior performance especially during transient conditions.

### 11.2 Layout Example



Figure 20. LP8900 Example Layout

### 11.3 DSBGA Mounting

The DSBGA package requires specific mounting techniques which are detailed in the TI Application Note (AN-1112) *DSBGA Wafer Level Chip Scale Package* (SNVA009). Referring to the section *Surface Mount Technology* (*SMT*) *Assenbly Considerations*, the pad style that must be used with the 6-pin package is a NSMD (non-solder mask defined) type.

For best results during assembly, alignment ordinals on the PCB may be used to facilitate placement of the DSBGA device.

### 11.4 DSBGA Light Sensitivity

Exposing the DSBGA device to direct sunlight may cause mis-operation of the device. Light sources such as halogen lamps can affect the electrical performance if brought near to the device.

The wavelengths that have the most detrimental effect are reds and infra-reds, which means that the fluorescent lighting used inside most buildings has little effect on performance.



## **12 Device and Documentation Support**

### **12.1** Documentation Support

#### 12.1.1 Related Documentation

For related documentation, see the following:

AN-1112 DSBGA Wafer Level Chip Scale Package (SNVA009)

### **12.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### **12.4 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device    | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|---------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                     | . ,           |              |                    |      | -              | .,              | (6)                           | .,                 |              | × ,                     |         |
| LP8900TLE-3333/NOPB | ACTIVE        | DSBGA        | YZR                | 6    | 250            | RoHS & Green    | SNAGCU                        | Level-1-260C-UNLIM |              | В                       | Samples |
| LP8900TLE-AAAH/NOPB | ACTIVE        | DSBGA        | YZR                | 6    | 250            | RoHS & Green    | SNAGCU                        | Level-1-260C-UNLIM |              | 3                       | Samples |
| LP8900TLE-AAEC/NOPB | ACTIVE        | DSBGA        | YZR                | 6    | 250            | RoHS & Green    | SNAGCU                        | Level-1-260C-UNLIM | -40 to 125   | D                       | Samples |
| LP8900TLX-3333/NOPB | ACTIVE        | DSBGA        | YZR                | 6    | 3000           | RoHS & Green    | SNAGCU                        | Level-1-260C-UNLIM |              | В                       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

Texas **NSTRUMENTS** 

www.ti.com

## **TAPE AND REEL INFORMATION**





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal Device | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LP8900TLE-3333/NOPB                | DSBGA           | YZR                | 6 | 250  | 178.0                    | 8.4                      | 1.15       | 1.63       | 0.7        | 4.0        | 8.0       | Q1               |
| LP8900TLE-AAAH/NOPB                | DSBGA           | YZR                | 6 | 250  | 178.0                    | 8.4                      | 1.15       | 1.63       | 0.7        | 4.0        | 8.0       | Q1               |
| LP8900TLE-AAEC/NOPB                | DSBGA           | YZR                | 6 | 250  | 178.0                    | 8.4                      | 1.15       | 1.63       | 0.7        | 4.0        | 8.0       | Q1               |
| LP8900TLX-3333/NOPB                | DSBGA           | YZR                | 6 | 3000 | 178.0                    | 8.4                      | 1.15       | 1.63       | 0.7        | 4.0        | 8.0       | Q1               |



# PACKAGE MATERIALS INFORMATION

21-Oct-2021



\*All dimensions are nominal

| Device              | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LP8900TLE-3333/NOPB | DSBGA        | YZR             | 6    | 250  | 208.0       | 191.0      | 35.0        |
| LP8900TLE-AAAH/NOPB | DSBGA        | YZR             | 6    | 250  | 208.0       | 191.0      | 35.0        |
| LP8900TLE-AAEC/NOPB | DSBGA        | YZR             | 6    | 250  | 208.0       | 191.0      | 35.0        |
| LP8900TLX-3333/NOPB | DSBGA        | YZR             | 6    | 3000 | 208.0       | 191.0      | 35.0        |

# YZR0006



B. This drawing is subject to change without notice.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated