Data sheet acquired from Harris Semiconductor SCHS104C - Revised October 2003 # CMOS Hex 'D'-Type Flip-Flop High-Voltage Types (20-Volt Rating) ■ CD40174B consists of six identical 'D'-type flip-flops having independent DATA inputs. The CLOCK and CLEAR inputs are common to all six units. Data is transferred to the Q outputs on the positive-going transition of the clock pulse. All six flip-flops are simultaneously reset by a low level on the CLEAR input. The CD40174B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (M, M96, MT, and NSR suffixes), and 16-lead thin shrink small-outline packages (PW and PWR DC SUPPLY-VOLTAGE RANGE, (VDD) POWER DISSIPATION PER PACKAGE (PD): DEVICE DISSIPATION PER OUTPUT TRANSISTOR LEAD TEMPERATURE (DURING SOLDERING): MAXIMUM RATINGS, Absolute-Maximum Values: ### Features: Voltages referenced to VSS Terminal) ......-0.5V to +20V INPUT VOLTAGE RANGE, ALL INPUTS .....-0.5V to VDD +0.5V DC INPUT CURRENT, ANY ONE INPUT ...... ±10mA For T<sub>A</sub> = -55°C to +100°C ...... 500mW For T<sub>A</sub> = +100°C to +125°C ...... Derate Linearity at 12mW/°C to 200mW FOR TA = FULL PACKAGE-TEMPERATURE RANGE (All Package Types)................. 100mW OPERATING-TEMPERATURE RANGE (TA) .....-55°C to +125°C STORAGE TEMPERATURE RANGE (Tstg) .....-65°C to +150°C At distance 1/16 ± 1/32 inch (1.59 ± 0.79mm) from case for 10s max . . . . . . . . . +265°C - # 5-V, 10-V, and 15-V parametric rating - Standardized symmetrical output characteristics - 100% tested for quiescent current at 20 V - Maximum input current of 1 µA at 18 V 100 nA at 18 V and 25°C - M Noise margin (over full package-temperature range): $1 \vee \text{at } \vee_{DD} = 5 \vee$ 2 V at V<sub>DD</sub> = 10 V 2.5 V at V<sub>DD</sub> = 15 V ■ Meets all requirements of JEDEC Tentative Standard No. 13A, "Standard Specifications for Description of 'B' Series CMOS Devices" ### Applications: - Shift Registers - Buffer/Storage Registers CD40174B Types ■ Pattern Generators ### TRUTH TABLE FOR 1 OF 6 FLIP-FLOPS | | INPUTS | | | | | | | | |-------|--------|-------|----|--|--|--|--|--| | CLOCK | DATA | CLEAR | Q | | | | | | | | 0 | 1 | 0 | | | | | | | | 1 | 1 | 1 | | | | | | | _ | Х | 1 | NC | | | | | | | Х | Х | 0 | 0 | | | | | | 1 = High Level X = Don't Care 0 = Low Level NC = No Change Fig. 1 — Logic diagram (1 of 6 flip-flops). Fig. 2- Typical transition time as a function of load capacitance. ### CD40174B Types RECOMMENDED OPERATING CONDITIONS at $T_A = 25^{\circ}$ C, Except as Noted. For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges: | CHARACTERISTIC | V <sub>DD</sub> | LIN | MITS | UNITS | |--------------------------------------------------------------------------------|-----------------|------|------|---------------------------------------| | ·<br> | (V) | Min. | Max. | | | Supply-Voltage Range (For T <sub>A</sub> = Full Package-<br>Temperature Range) | _ | 3 | 18 | V | | Temperature Hange, | | | 10 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | | ,5 | 40 | ~ | 1 | | Data Setup Time, t <sub>SU</sub> | 10 | 20 | - | ns | | | 15 | 10 | _ | Ì | | | 5 | 80 | _ | | | Data Hold Time, tH | 10 | 40 | - | ns | | | 15 | 30 | - | | | | 5 | 1 - | 3.5 | | | Clock Input Frequency, fCL | 10 | dc | 6 | MHz | | | 15 | | 8 | | | | 5 | _ | 15 . | | | Clock Input Rise or Fall Time, trCL, trCL | 10 | | 15 | μs | | | 15 | - | 15 | ' | | | 5 | 130 | - | | | Clock Input Pulse Width, tWL, tWH | 10 | 60 | _ | ns | | | 15 | 40 | - | 1 | | | 5 | 100 | _ | | | Clear Pulse Width, tWL | 10 | 50 | - | ns | | <del>.</del> | 15 | 40 | _ | | | | 5 | 0 | _ | | | Clear Removal Time, tREM | 10 | 0 | - | ns | | ·· <del></del> | 15 | 0 | - | | Dimensions and pad layout for CD401748H. Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils (10<sup>-3</sup> inch). The photographs and dimensions of each CMOS chip represent a chip when it is part of the water. When the water is separated into individual chips, the angle of cleavage may vary with respect to the chip face for different chips. The actual dimensions of the isolated chip, therefore, may differ slightly from the nominal dimensions shown. The user should consider a tolerance of -3 mils to +16 mils applicable to the nominal dimensions shown. Fig. 3- Typical output low (sink) current characteristics. Minimum output low (sink) current characteristics. Fig. 5— Typical output high (source) current characteristics. Fig. 6-- Minimum output high (source) current characteristics. # CD40174B Types | STATIC | EL S | ECTRICA | AL CH | ADA | CTED | CTICC | |--------|------|----------|-------|-----|------|--------| | SIMIL | | cu i niu | | ARM | | 3116.3 | | CHARAC- | CONI | OITIO | NS | | | | | ICATE<br>ES (°C | | *** | U<br>N | |---------------------------------------------------------|-----------------|-------|----------|------------|------------|-------|-------|-----------------|-------------------|------|--------------| | TERISTIC | Vo | VIN | $v_{DD}$ | | | | 1 600 | | +25 | | <del> </del> | | | (V) | (V) | (V) | <b>-55</b> | <b>–40</b> | +85 | +125 | Min. | Typ. | Max. | s | | Quiescent | _ | 0,5 | 5 | 1 | 1 | 30 | - 30 | | 0.02 | 1 | | | Device | · <b>_</b> | 0,10 | 10 | 2 | 2 | 60 | 60 | - | 0.02 | 2 | μÄ | | Current, I <sub>DD</sub> | - · | 0,15 | 15 | 4 | 4 | 120 | 120 | <u> </u> | 0.02 | 4 | ľ | | Max. | _ | 0,20 | 20 | 20 | 20 | 600 | 600 | | 0.04 | 20 | 1 | | Output Low<br>(Sink)<br>Current<br>I <sub>OL</sub> Min. | 0.4 | 0,5 | 5 | 0.64 | 0.61 | 0.42 | 0.36 | 0.51 | 1 | _ | | | | 0.5 | 0,10 | 10 | 1.6 | 1.5 | 1.1 | 0.9 | 1.3 | 2.6 | | | | | 1.5 | 0,15 | 15 | 4.2 | 4 | 2.8 | 2.4 | 3.4 | 6.8 | - | - | | Output High<br>(Source)<br>Current,<br>IOH Min. | 4.6 | 0,5 | 5 | -0.64 | -0.61 | -0.42 | -0.36 | -0.51 | -1 | | mA | | | 2.5 | 0,5 | 5 | -2 | -1.8 | -1.3 | -1.15 | -1.6 | -3.2 | _ | 1 | | | 9.5 | 0,10 | 10 | -1.6 | -1.5 | -1.1 | -0.9 | -1.3 | -2.6 | | 1 | | | 13.5 | 0,15 | 15 | -4.2 | -4 | -2.8 | -2.4 | -3.4 | 6.8 | | 1 | | Output Voltage: | | 0,5 | 5 | 0.05 | | | | _ | 0 | 0.05 | | | Low-Level, | | 0,10 | -10 | | 0 | .05 | | - | , | 0.05 | 1 | | VOL Max. | ļ. <del>-</del> | 0,15 | 15 | | 0 | .05 | | | 0 | 0.05 | V | | Output Voltage: | - : | 0,5 | 5 | | 4 | .95 | | 4.95 | 5 | _ | ľ | | High-Level, | - | 0,10 | 10 | | 9 | .95 | | 9,95 | 10 | | | | V <sub>OH</sub> Min. | _ | 0,15 | 15 | | 14 | .95 | | 14.95 | 15 | - | | | Input Low | 0.5,4.5 | | 5 | | 1 | .5 | | _ | _ | 1.5 | Г | | Voltage, | 1,9 | _ | 10 | | | 3 | | _ | | 3 | | | VIL Max. | 1.5,13.5 | _ | 15 | | | 4 | | - | - | 4 | l, | | Input High | 0.5,4.5 | _ | 5. | | 3 | 3.5 | | 3.5 | | _ | ľ | | Voltage, | 1,9 | - | 10 | | | 7 | | 75 | , <u>1</u> | _ | | | ∨ <sub>IH</sub> Min. | 1.5,13.5 | - | 15 | | | 11 | | 11 | - | /i | | | Input Current | - | 0,18 | 18 | ±0.1 | ±0.1 | ±1 | ±1 | - ; | ±10 <sup>-5</sup> | ±0.1 | μA | Fig. 10— Definition of setup, hold, propagation delay, and removal times. Fig. 7— Typical dynamic power dissipation as a function of CLOCK frequency. Fig. 8— Typical propagation delay time (CLOCK to OUTPUT) as a function of load capacitance. Fig. 9— Dynamic power dissipation test circuit. Fig. 11 - Quiescent device current test circuit. # DYNAMIC ELECTRICAL CHARACTERISTICS at T $_A$ = 25°C; Input t\_r, t\_f = 20 ns, C $_L$ = 50 pF, R $_L$ = 200 k $\Omega$ | CHARACTERISTIC | TEST | - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 | LIMITS | 3. | UNITS | |------------------------------------------------------|---------------------|---------------------------------------------|--------|------------|---------| | | V <sub>DD</sub> (V) | Min. | Тур. | Max. | | | Propagation Delay Time | 5 | | 150 | 300 | | | | 10 | _ | 70 | .140 | ns , | | Clock to Output, tpHL, tpLH | 15 | _ | 50 | 100 | | | . · | 5 | <u>-</u> | 100 | 200 | | | Clear to Output, tPHL | 10 | _ | 50 | 100 | ns | | | 15 | | 40 | 80 | 1 | | | 5 | _ | 100 | 200 | | | Transition Time, t <sub>THL</sub> , t <sub>TLH</sub> | 10 | _ | 50 | 100 | ns | | | 15 | | 40 | 80 | | | Minimum Pulse Width. | 5 | - | 65 | 130 | | | · · · · · · · · · · · · · · · · · · · | 10 | - | 30 | 60 | ns | | Clock, t <sub>WL</sub> , t <sub>WH</sub> | 15 | _ | 20 | 40 | | | ear <u>and an annual search</u> | 5 | | 50 | 100 | | | Clear, t <sub>WL</sub> | 10 | · — | 25 | 50 | ns | | | 15 | | 20 | 40 | | | | 5 | 10° 12' 12' 12' 12' 12' 12' 12' 12' 12' 12' | 20 | 40 | | | Minimum Data Setup Time, t <sub>SU</sub> | 10 | - | 10 | 20 | ns | | | 15 | - | 0 | 10 | | | | 5 | _ | 40 | 80 | į . | | Minimum Data Hold Time, t <sub>H</sub> | 10 | _ | 20 | 40 | ns | | | 15 | _ | 15 | 30 | . * • • | | | 5 | 3.5 | 7 | _ | | | Maximum Clock Frequency, f <sub>CL</sub> | 10 | 6 | 12 | | MHz | | | 15 | - 8 | - 16 | | | | | 5 | 15 | 3 | 1- | | | Maximum Clock Rise or Fall | 10 | 15 | - | _ | μs | | Time, t <sub>r</sub> CL, t <sub>f</sub> CL | 15 | 15 | - ; . | <u>-</u> - | 17. 1 | | Input Capacitance, C <sub>IN</sub> | _ | _ | 25 | 40 | pF | | All other | _ | _ | 5 | 7.5 | 1 | | | 5 | | -40 | 0 | | | Minimum Clear Removal | 10 | | 15 | ő | ns. | | Time, t <sub>REM</sub> | 15 | | -10 | o | | Fig. 12 - Input current test circuit. Fig. 13 — Input voltage test circuit. # TERMINAL ASSIGNMENT CLEAR 18 16 V00 Q1 2 15 Q6 D1 3 44 D6 Q2 4 13 O6 Q2 5 12 Q6 Q3 7 10 Q4 VSS 8 9 CLOCK www.ti.com 11-Feb-2022 ### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|----------------------|---------| | CD40174BE | ACTIVE | PDIP | N | 16 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -55 to 125 | CD40174BE | Samples | | CD40174BEE4 | ACTIVE | PDIP | N | 16 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -55 to 125 | CD40174BE | Samples | | CD40174BF | ACTIVE | CDIP | J | 16 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | CD40174BF | Samples | | CD40174BF3A | ACTIVE | CDIP | J | 16 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | CD40174BF3A | Samples | | CD40174BM | ACTIVE | SOIC | D | 16 | 40 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD40174BM | Samples | | CD40174BM96 | ACTIVE | SOIC | D | 16 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD40174BM | Samples | | CD40174BNSR | ACTIVE | SO | NS | 16 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CD40174B | Samples | | CD40174BPW | ACTIVE | TSSOP | PW | 16 | 90 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | CM0174B | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(3)</sup> MSL. Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. <sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. ## **PACKAGE OPTION ADDENDUM** www.ti.com 11-Feb-2022 (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ### OTHER QUALIFIED VERSIONS OF CD40174B, CD40174B-MIL: Catalog: CD40174B Military: CD40174B-MIL NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications # **PACKAGE MATERIALS INFORMATION** www.ti.com 3-Jun-2022 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CD40174BM96 | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | CD40174BNSR | so | NS | 16 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 3-Jun-2022 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|--------------|-----------------|------|------|-------------|------------|-------------| | CD40174BM96 | SOIC | D | 16 | 2500 | 340.5 | 336.1 | 32.0 | | CD40174BNSR | SO | NS | 16 | 2000 | 356.0 | 356.0 | 35.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 3-Jun-2022 ### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-------------|--------------|--------------|------|-----|--------|--------|--------|--------| | CD40174BE | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD40174BE | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD40174BEE4 | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD40174BEE4 | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD40174BM | D | SOIC | 16 | 40 | 507 | 8 | 3940 | 4.32 | | CD40174BPW | PW | TSSOP | 16 | 90 | 530 | 10.2 | 3600 | 3.5 | # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. SOP - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing - per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side. SOF ### NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOF ### NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. ### 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. # D (R-PDS0-G16) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. # D (R-PDSO-G16) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. SMALL OUTLINE PACKAGE - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### **MECHANICAL DATA** # NS (R-PDSO-G\*\*) # 14-PINS SHOWN ### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated