

# Power Supply for system With built-in for system Communication functions BD9401FM/BD9403FV

# Description

The BD9401FM/BD9403FV can be combined with the BD9400BFP to create application-specific, system power supplies. The BD9401FM features 3 built-in channels: a 1 A LDO channel, a switching regulator controller channel, and a 500 mA high-side switch channel. The BD9403FV features one built-in switching regulator controller channel. The combination of a switching regulator with an LDO enables the IC to deliver reduced voltage consumption.

# Features

- 1. The IC can be combined with the BD9400BFP, providing design flexibility.
- 2. Broad input voltage range: 7 V to 36 V
- 3. Built-in 1 A variable LDO (BD9401FM)
- 4. Output voltage accuracy of ± 2% (BD9401FM LDO)
- 5. Built-in 500 mA high-side switch (BD9401FM)
- 6. Built-in open collector type PWM controller channel for design flexibility
- 7. Maximum frequency: 500 kHz
- 8. Built-in short protection circuit (SCP)
- 9. Built-in thermal shutdown circuit
- 10. HSOP-M28/SSOP-B14 package

### Applications

Car audio, satellite navigation systems, etc.

### Absolute maximum ratings (Ta = 25°C)

| Parameter                     | Symbol            | Limit              | Unit |
|-------------------------------|-------------------|--------------------|------|
| Power supply voltage 1        | VCC               | 36 <sup>*1</sup>   | V    |
| Power supply voltage 2        | VLDOVcc           | 12 <sup>*1</sup>   | V    |
| Power supply voltage 3        | VREG, VREF        | 7                  | V    |
| PWM output current            | IoMAX             | 100                | mA   |
| Power dissipation 1 (HSOPM28) | P <sub>01</sub>   | 1.8 <sup>*2</sup>  | W    |
| Power dissipation 2 (HSOPM28) | P <sub>02</sub>   | 2.2 <sup>*3</sup>  | W    |
| Power dissipation 3 (SSOPB14) | P <sub>03</sub>   | 0.35 <sup>*4</sup> | W    |
| Power dissipation 4 (SSOPB14) | P <sub>04</sub>   | 0.4 <sup>*5</sup>  | W    |
| Operating temperature range   | T <sub>OPR</sub>  | -40 to +85         | °C   |
| Storage temperature range     | T <sub>STG</sub>  | +150               | °C   |
| Maximum junction temperature  | T <sub>JMAX</sub> | +150               | С°   |

\*1 Not to exceed Pd.

\*2 Reduced by 14.4 mW/°C over 25°C during IC without heat sink operation.

\*3 Reduced by 17.6 mW/°C over 25°C, when mounted on a glass epoxy board (70 mm  $\times$  70 mm  $\times$  1.6 mm).

\*4 Reduced by 2.8 mW/°C over 25°C during IC without heat sink operation.

\*5 Reduced by 3.2 mW/°C over 25°C, when mounted on a glass epoxy board (70 mm  $\times$  70 mm  $\times$  1.6 mm).





# •Recommended operating ranges (Ta = 25°C) (Not to exceed Pd.)

| Parameter              | Symbol  | Min. | Max. | Unit |
|------------------------|---------|------|------|------|
| Power supply voltage 1 | VCC     | 8    | 26   | V    |
| Power supply voltage 2 | VLDOVcc | 3    | 11   | V    |
| Oscillating frequency  | FOSC    | 30   | 500  | KHz  |

# •Electrical characteristics 1:BD9401FM (Unless otherwise specified, Ta = 25°C; Vcc = 13.5 V; VREF = 3.0 V; VREG = 5.0 V)

| Parameter                                     | Symbol            |       | Limit |       | Unit  | Conditions                          |
|-----------------------------------------------|-------------------|-------|-------|-------|-------|-------------------------------------|
|                                               | 0,                | Min.  | Тур.  | Max.  | ••••• |                                     |
| [Total supply current]                        |                   |       |       |       |       |                                     |
| Total supply current VCC                      | I <sub>CC</sub>   |       | 200   | 400   | μA    | PWMCTL = HSDCTL = 2 V, Io = 0 mA    |
| Total supply current VREG                     | I <sub>VREG</sub> |       | 0.68  |       | mA    | VREG = 5.0 V                        |
| Total supply current VREF                     | I <sub>VREF</sub> |       | 0.96  |       | mA    | VREF = 3.0 V                        |
| Total supply current during standby operation | I <sub>STBY</sub> |       | 1     | 10    | μA    | VREF = VREG = PWMCTL = HSDCTL = 0 V |
| [Variable LDO regulator: 1                    | A]                |       |       |       |       |                                     |
| Output voltage                                |                   | —     | 3.3   | —     | V     | lo = 10 mA                          |
| NF voltage                                    | V <sub>NF</sub>   | 1.225 | 1.250 | 1.275 | V     |                                     |
| Output maximum current                        | I <sub>PEAK</sub> | 1.0   |       | _     | Α     |                                     |
| Line regulation                               | ΔVoli             | —     | 10    | 20    | mV    | VLDOVcc = 5 V to 11 V               |
| Load regulation                               | $\Delta VOLO$     | —     | 50    | 100   | mV    | Io = 0 mA to 800 mA                 |
| Minimum I/O voltage                           | $\Delta VOLDO$    | _     | 0.5   | 1.0   | V     | lo = 800 mA                         |
| difference                                    |                   |       |       |       |       |                                     |
| Ripple rejection                              | R.R.              | 50    | 60    |       | dB    | Io = 10 mA, VIN = 0.1 Vp.p          |
| [High-side switch: 500 mA]                    |                   |       |       |       |       |                                     |
| Dropout voltage                               | Vdh               | —     | 0.5   | 1.0   | V     | lo = 500 mA                         |
| Output maximum current                        | IPEAKH            | 0.5   |       |       | Α     |                                     |
| [High-side switch control p                   | in]               |       |       |       |       |                                     |
| Off voltage input range                       | VHSDOFF           | 0     |       | 1.0   | V     |                                     |
| On voltage input range                        | VHSDON            | 2.0   |       | VREF  | V     |                                     |
| [Error amp]                                   |                   |       |       |       |       |                                     |
| INV pin threshold voltage                     | VI <sub>NV</sub>  | 1.225 | 1.250 | 1.275 | V     | VFB = 3.0 V                         |
| INV pin input current                         | I <sub>BIAS</sub> | -1    |       | 1     | uA    | VINV = 0 V                          |
| DC voltage gain                               | Av                | —     | 60    | _     | dB    |                                     |
| Max. output voltage                           | V <sub>FBM</sub>  | 2.0   | 2.4   | 2.8   | V     | VINV = 2.0 V                        |
| Min. output voltage                           | V <sub>FBL</sub>  | —     |       | 0.1   | V     | VINV = 2.0 V                        |
| Output sinking current                        | I <sub>FBSI</sub> | 1     | 2.5   | 4     | mA    | VFB = 3 V, VINV = 0 V               |
| Output source current                         | I <sub>FBSO</sub> | 50    | 100   | 200   | uA    | VFB = 0 V, VINV = 2 V               |
| [PWM comparator]                              |                   |       |       |       |       |                                     |
| 0% duty cycle                                 | VTHOD             | 0.90  | 1.00  | 1.10  | V     | FB voltage, OSCIN = 1.0 V           |
| 100% duty cycle                               | VTH100D           | 1.80  | 2.00  | 2.20  | V     | FB voltage, OSCIN = 2.0 V           |
| [Short protection circuit (Se                 | CP)]              |       |       |       |       |                                     |
| INV pin short detection                       | Vsinv             | 0.8   | 0.9   | 1.0   | V     |                                     |
| voltage                                       |                   |       |       |       |       | INV voltage                         |
| Voltage when SCP is off                       | VSSCP             | —     | 50    | 100   | mV    | SCP voltage                         |
| Threshold voltage 1                           | VT1SCP            | 0.85  | 1.05  | 1.2   | V     | SCP voltage, SCD, OUT: HIGH         |
| Threshold voltage 2                           | VT2SCP            | 1.80  | 2.00  | 2.2   | V     | SCP voltage, PWM: OFF               |
| SCP pin source current                        | ISCP              | 1.5   | 2.5   | 4.0   | μA    | VSCP = 0 V                          |
| [Undervoltage protection c                    |                   |       | r     | 1     |       |                                     |
| Threshold voltage                             | VUVLO             |       | 5.70  |       | V     | Vcc = 13.5 V→5 V                    |
| Hysteresis voltage                            | VHYS              |       | 0.07  | _     | V     | Vcc = 5 V→13.5 V ΔVυνLO             |

# •Electrical Characteristics 2:BD9401FM (Unless otherwise specified, Ta = 25°C, Vcc = 13.5 V, STDY = 3.3 V, VREF = 3.0 V, VREG = 5.0 V)

| Parameter                                            | Current of | Limit |      |      | l locit | Conditions                    |
|------------------------------------------------------|------------|-------|------|------|---------|-------------------------------|
| Parameter                                            | Symbol     | Min.  | Тур. | Max. | Unit    | Conditions                    |
| [PWM driver output block]                            |            |       |      |      |         |                               |
| Output saturation voltage                            | VSAT       | —     | 0.8  | 1.4  | V       | lo = 75 mA, VFB = 3.0 V       |
| Output current when DWM is off                       | Vdoff      | —     | —    | 10   | uA      | VPWMOUT = 30 V, VPNMCTL = 0 V |
| [Switching regulator control pin]                    |            |       |      |      |         |                               |
| Off voltage input range                              | VPNMOFF    | 0     | —    | 1.0  | V       |                               |
| On voltage input range                               | VPWMON     | 2.0   | _    | VREF | V       |                               |
| [SCD (short protection detection) signal output pin] |            |       |      |      |         |                               |
| SCD low output voltage                               | VSCPL      | 0.0   | _    | 1.0  | V       | VSCP = 0 V                    |
| SCD high output voltage                              | Vscoh      | 2.0   | —    | VREF | V       | VSCP = 2 V                    |

<sup>•</sup>Electrical Characteristics 3:BD9403FV (Unless otherwise specified, Ta = 25°C, Vcc = 13.5 V, STDY = 3.3 V, VREF = 3.0 V, VREG = 5.0 V)

| Demonster                                        | Oursels al                                          |       | Limit |       | 1.1  | Que d'Alere                    |  |
|--------------------------------------------------|-----------------------------------------------------|-------|-------|-------|------|--------------------------------|--|
| Parameter                                        | Symbol                                              | Min.  | Тур.  | Max.  | Unit | Conditions                     |  |
| [Total supply current]                           |                                                     |       |       |       |      |                                |  |
| Total supply current VCC                         | I <sub>CC</sub>                                     | _     | 200   | 400   | μA   | lo = 10 mA                     |  |
| Total supply current VREG                        | I <sub>VREG</sub>                                   | _     | 0.68  | _     | mA   | VREG = 5.0 V                   |  |
| Total supply current VREF                        | I <sub>VREF</sub>                                   | _     | 0.96  | —     | mA   | VREF = 3.0 V                   |  |
| Total supply current during<br>standby operation | I <sub>STBY</sub>                                   | _     | 1     | 10    | μA   | VREF = VREG = PWMCTL = 0 V     |  |
| [Error amp]                                      |                                                     |       |       |       | 1    | 1                              |  |
| INV pin threshold voltage                        | VI <sub>NV</sub>                                    | 1.225 | 1.250 | 1.275 | V    | VFB = 3.0 V                    |  |
| INV pin input current                            | I <sub>BIAS</sub>                                   | -1    | _     | 1     | uA   | VINV = 0 V                     |  |
| DC voltage gain                                  | Av                                                  |       | 60    | _     | dB   |                                |  |
| Maximum output voltage                           | V <sub>FBM</sub>                                    | 2.0   | 2.4   | 2.8   | V    | VINV = 2.0 V                   |  |
| Minimum output voltage                           | V <sub>FBL</sub>                                    |       | _     | 0.1   | V    | VINV = 2.0 V                   |  |
| Output sinking current                           | I <sub>FBSI</sub>                                   | 1     | 2.5   | 4     | mA   | VFB = 3 V, VINV = 0 V          |  |
| Output source current                            | <b>I</b> FBSO                                       | 50    | 100   | 200   | uA   | VFB = 0 V, VINV = 2 V          |  |
| [PWM comparator]                                 |                                                     |       |       |       |      |                                |  |
| 0% duty cycle                                    | VTH0D                                               | 0.90  | 1.00  | 1.10  | V    | FB voltage, OSCIN = 1.0 V      |  |
| 100% duty cycle                                  | VTH100D                                             | 1.80  | 2.00  | 2.20  | V    | FB voltage, OSCIN = 2.0 V      |  |
| [Short protection circuit (SCP)]                 |                                                     |       |       |       |      |                                |  |
| INV pin short detection voltage                  | Vsinv                                               | 0.8   | 0.9   | 1.0   | V    | INV voltage                    |  |
| Voltage when SCP is off                          | VSSCP                                               |       | 50    | 100   | mV   | SCP voltage                    |  |
| Threshold voltage 1                              | VT1SCP                                              | 0.85  | 1.05  | 1.2   | V    | SCP voltage, SCD,<br>OUT: HIGH |  |
| Threshold voltage 2                              | VT2SCP                                              | 1.80  | 2.00  | 2.2   | V    | SCP voltage, PWM OFF           |  |
| SCP pin source current                           | ISCP                                                | 1.5   | 2.5   | 4.0   | μA   | VSCP = 0 V                     |  |
| [Undervoltage protection circuit                 | (UVLO)]                                             |       |       |       |      |                                |  |
| Threshold voltage                                | Vuvlo                                               | _     | 5.70  | _     | V    | Vcc = 13.5 V→5 V               |  |
| Hysteresis voltage                               | VHYS                                                |       | 0.07  | _     | V    | Vcc = 5 V→13.5 V ∆Vd∨LO        |  |
| [PWM driver output block]                        |                                                     |       |       |       |      |                                |  |
| Output saturation voltage                        | VSAT                                                |       | 1.0   | 2.0   | V    | lo = 75 mA                     |  |
| Output current when DWM is off                   | Voff                                                |       | —     | 20    | uA   | VPWMOUT = 30 V, VPWMCTL = 0 V  |  |
| [Switching regulator control pin]                |                                                     |       |       |       |      |                                |  |
| Off voltage input range                          | VPWMOFF                                             | 0     |       | 1.0   | V    |                                |  |
| On voltage input range                           | VPWMON                                              | 2.0   |       | VREF  | V    |                                |  |
| [CD (short protection detection)                 | [CD (short protection detection) signal output pin] |       |       |       |      |                                |  |
| SCD low output voltage                           | VSCDL                                               | 0.0   |       | 1.0   | V    | VSCP = 0 V                     |  |
| SCD high output voltage                          | VSCDH                                               | 2.0   |       | VREF  | V    | VSCP = 2 V                     |  |















#### ●Pin function descriptions (BD9401FM)



Fig.25 BD9401FM Block Diagram

#### Pin Descriptions (BD9401FM)

| Pin No. | Pin name | Function                                                                                                  |  |  |  |  |  |
|---------|----------|-----------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 1       | OSCIN    | Triangular waveform input pin                                                                             |  |  |  |  |  |
| 2       | SCDOUT   | Output short detection signal output pin (to BD9400BFP)                                                   |  |  |  |  |  |
| 3       | SCP      | Output short detection alguar output pin (to bbstocbin)                                                   |  |  |  |  |  |
| 4       | VREF     | Reference input VREF (3.0 V) input pin                                                                    |  |  |  |  |  |
| 5       | VREG     | Reference input VREF (5.0 V) input pin                                                                    |  |  |  |  |  |
| 6       | VCC      | Power supply input pin                                                                                    |  |  |  |  |  |
| 7       | GND      | Ground pin                                                                                                |  |  |  |  |  |
| 8       | HSDVCC   | High-side switch power supply input pin                                                                   |  |  |  |  |  |
| 9       | HSDSW    | High-side switch output pin                                                                               |  |  |  |  |  |
| 10      | N.C.     | NC pin                                                                                                    |  |  |  |  |  |
| 11      | HSDCTL   | High-side switch On/off control pin                                                                       |  |  |  |  |  |
| 12      | N.C.     | NC pin                                                                                                    |  |  |  |  |  |
| 13      | N.C.     | NC pin                                                                                                    |  |  |  |  |  |
| 14      | N.C.     | NC pin                                                                                                    |  |  |  |  |  |
| 15      | LDOOUT   | LDO regulator output pin                                                                                  |  |  |  |  |  |
| 16      | N.C.     | NC pin                                                                                                    |  |  |  |  |  |
| 17      | N.C.     | NC pin                                                                                                    |  |  |  |  |  |
| 18      | VTGATE   | LDO regulator output PMOS gate pin                                                                        |  |  |  |  |  |
| 19      | RICTL    | LDO regulator overcurrent protection adjustment resistance connection pin (connect to GND when not using) |  |  |  |  |  |
| 20      | NF       | LDO regulator output voltage setting resistance connection pin (reset input)                              |  |  |  |  |  |
| 21      | LDOVCC   | LDO regulator power supply input pin                                                                      |  |  |  |  |  |
| 22      | N.C.     | NC pin                                                                                                    |  |  |  |  |  |
| 23      | PWMGND   | PWM ground                                                                                                |  |  |  |  |  |
| 24      | PWMOUT   | PWM output pin                                                                                            |  |  |  |  |  |
| 25      | DTC      | Dead time control pin                                                                                     |  |  |  |  |  |
| 26      | FB       | Error amp output pin                                                                                      |  |  |  |  |  |
| 27      | INV      | Error amp inverted input pin                                                                              |  |  |  |  |  |
| 28      | PWMCTL   | DC/DC control On/off switching pin                                                                        |  |  |  |  |  |
| FIN     | FIN      | Heat dissipation fin; connect to ground.                                                                  |  |  |  |  |  |



Fig.27 BD9403FV Block Diagram

●Pin assignment diagram (BD9403FV)



Fig.28 BD9403FV Pin Assignment Diagram

# ●Pin function descriptions (BD9403FV)

| Pin No. | Pin name | Function                                                           |  |  |
|---------|----------|--------------------------------------------------------------------|--|--|
| 1       | PWMGND   | PWM ground                                                         |  |  |
| 2       | PWMOUT   | PMW output pin                                                     |  |  |
| 3       | DTC      | Dead time control pin                                              |  |  |
| 4       | FB       | Error amp output pin                                               |  |  |
| 5       | INV      | Error amp inverted input pin                                       |  |  |
| 6       | OSCIN    | Triangular waveform input pin                                      |  |  |
| 7       | SCDOUT   | Output short detection signal output pin (to BD9400BFP)            |  |  |
| 8       | SCP      | Output short detection delay time setting capacitor connection pin |  |  |
| 9       | VREF     | Reference input VREF (3.0 V) input pin                             |  |  |
| 10      | VREG     | Reference input VREF (5.0 V) input pin                             |  |  |
| 11      | PWMCTL   | DC/DC control On/off switching pin                                 |  |  |
| 12      | VCC      | Power supply input pin                                             |  |  |
| 13      | N.C      | NC pin                                                             |  |  |
| 14      | GND      | Ground pin                                                         |  |  |



Fig.29 Application Example

#### Block operation descriptions

#### •LDO block

The LDO block consists of an output-stage PMOS 1 A LDO with variable output voltage.

The feedback voltage pin carries 1.25 V at a precision of  $\pm 2\%$ . The input LDO voltage range is 3 V to 11 V. This range is independent of Vcc and assumes the connection of DC/DC output.

#### •High-side switch block

The high-side switch block consists of a high-side switch with a current capacity of 500 mA.

The HSD CTL pin provides on/off control.

The block incorporates a built-in overcurrent protection circuit.

#### •Error amp block

The error amp block connects the output feedback voltage to the INV pin. The reference voltage is connected internally to the inverted input pin. The switching duty is controlled with output feedback to control the output voltage. Phase compensation can be performed by connecting a capacitor or resistor between the INV and FB pins.

#### •PNM comparator

The triangular waveform from the BD9400BFP is input to the OSCIN pin. This triangular waveform and the FB voltage are used to output a switching pulse to create the duty. A capacitor can be connected to the DTC pin to set the Soft-start.

### •PNP driver

The duty output by the PWM comparator drives the output NPN open collector. The PNP base current can be set by connecting a resistor to the PWM output.

#### SCP block

The SCP block detects DC/DC converter output shorts and latches all output off after the set delay time elapses. The circuit is cleared by setting DC/DC CTL from low to high. Detection is performed using the INV pin, and the timer starts when the pin reaches 0.9 V. BD9401FM/BD9403FV short detection consists of 2 mode settings, with the short detection signal being output to SCD-OUT after 1/2 the timer latch delay time. The timer time can be set with the capacitor connected to the SCP pin.

#### •UVLO block

The IC incorporates a built-in UVLO (undervoltage lockout) circuit to prevent J output malfunctions, during periods of low Vcc input. When Vcc falls to 5.7 V or lower, this circuit operates and turns off PWM output. When Vcc rises above the 5.7 V hysteresis voltage (0.70 mA TYP), output is reset.

# Timing chart (DC/DC controller)



#### Fig.30 Timing Chart At Startup Time



Fig.31 Timing Chart During Short Protection

# •Selecting application components

| Block name              | Setting procedure                                                                                                                                                                                                                                       | Calculation example                                                                         |                               |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-------------------------------|
| LDO<br>output voltage   | VOUT = $((R1 + R2)/R2) \times VNF$<br>(VNF = 1.25 V)<br>Use a ceramic capacitor with a<br>capacitance of 1 µF or higher for<br>the output capacitor.<br>An electrolytic capacitor may also be<br>used. Use a capacitance value of<br>1,000 µF or lower. | VOUT = 1.8 V<br>(R1 + R2)/R2 = <u>Vout</u><br>R1 = 0.439 × R2<br>R2 = 20 kΩ<br>R1 = 8.70 kΩ | NF OR R2                      |
| DC/DC<br>output voltage | Vout = ((R1 + R2)/R2) × VINV<br>(VINV = 1.25 V)                                                                                                                                                                                                         | Vout = 3.3 V<br>(R1 + R2)/R2 = <u>Vout</u><br>R1 = 1.64 × R2<br>R2 = 10 kΩ<br>R1 = 16.4 kΩ  | VINV O ##<br>R2<br>R1<br>VOUT |

| Block name                           | Setting procedure                                                                                                                                                                                     | Calculation example                                                                     |                                                                                              |
|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|
| MAX DUTY (DTC)                       | VDTC = (R2/ (R1 + R2)) × VREF<br>Max DUTY =<br>(VDTC - VDD)/(VD100 - VDO) × 100 [%]<br>(VREF = 3.0 V, VD0 = 1.0 V,<br>VD100 = 2.0 V) (typ.)                                                           | R2 = 20 kΩ, R1 = 10 kΩ<br>VoTL = 2.0 V<br>Max DUTY =<br>$(1.0/1.1) \times 100 = 90.9\%$ |                                                                                              |
| Soft start<br>(DTC)                  | $V_{FB} = (VOUT/VIN) \times (VD100 - VDD) + VDO$ $VDTC = VREF \times (1 - exp(-\frac{t}{CR}))$ $VFB = VDTC$ $t = -C \times R \times IN (1 - VFB/VREF)$ $(VREF = 3.0 V, VD100 = 2.1 V,$ $VD0 = 1.0 V)$ | C = 10 μF1 R1 = 10 kΩ<br>Vout = 3.3 V, Vcc= 13.5 V<br>t = 55 ms                         | VDTC<br>VFB<br>VOUT                                                                          |
| Short protection<br>circuit<br>(SLP) | T1 = (CSCP × VSCP1) /ISCP<br>(ISCP = 2.5 μA, VSCP1 = 1 V,<br>VSCP2 = 2 V)                                                                                                                             | t1 = 50 ms<br>t2 = 100 ms<br>CCSCP = 0.125 μF                                           | VSCP<br>VSCP<br>VSCP<br>VSCP1<br>VSCP1<br>VSCP1<br>VSCP1<br>VSCP1<br>VSCP1<br>VSCP1<br>VSCP2 |

## Setting phase compensation

1. Application stability conditions

The following conditions are required in order to ensure the stability of the negative feedback circuit.

Because DC/DC converter applications use a switching frequency, the overall gain (BW) should be set to 1/10th the switching frequency or lower. The target application characteristics can be summarized as follows:

Phase lag should not exceed 150° at gain 1 (0 dB). (A minimum phase margin of 30°)
BW (frequency with gain of 0 dB) should not exceed 1/10th the switching frequency.

Because the response is determined by the GBW limitation, it is necessary to use higher switching frequencies for quick response.

One way to maintain stability through phase compensation involves canceling the secondary phase lag (-180°) caused by LC resonance with a secondary phase advance (by inserting 2 phase advances).

Because the GMB is determined by the phase compensation capacitor, attached between the error amp output and INV input, capacitance must be increased in order to lower the GBW.

(1) Standard integrator (low-pass filter) (2) Integrator's open loop characteristics Gair [dB] 20 dB/decade Feedback FB  $\cap$ GBW (b) 0  $\cap$ Phase [] -90 Phase margin -180°C -180 At point (a), fa =  $\frac{1}{2\pi RCA}$  (Hz) Fig. 32 Fig. 33 At point (b), fbGWB =  $\frac{1}{2\pi RC}$  (Hz)

The error amp performs phase compensation of types (1) and (2), making it act as a low-pass filter. For DC/DC converter applications, R refers to feedback resistors connected in parallel.

2. When the output capacitor is an electrolytic capacitor or other capacitor with a large ESR

When the output capacitor's ESR is large (> 1  $\Omega$ ), phase compensation is reasonably simple. Because LC resonant circuits always exist in the output of DC/DC converter applications, the phase lag for those circuits is -180°. However, when an ESR component is present, a +90° phase advance occurs, reducing the phase lag to -90°. This is an extremely effective way of keeping the phase lag to within 150°C. However, it has the disadvantage of increasing the ripple component of the output voltage.



One phase advance should be inserted due to variations in phase characteristics caused by ESR. This phase advance can be accomplished by either of the following methods:

(4) Insert R3 into the integrator





To cancel LC resonance, set the phase advance frequency to the LC resonant frequency. This setting has been obtained in a simple fashion and does not reflect a rigorous calculation, so adjustment may be required for the actual implementation. These characteristics vary with board layout, load conditions, and other factors. They should be confirmed in the actual implementation during the mass production design process.

# ●I/O Equivalent circuits



Fig.38 I/O Equivalent Circuits

## Operation Notes

1. Absolute maximum ratings

Use of the IC in excess of absolute maximum ratings, such as the applied voltage or operating temperature range (Topr), may result in IC damage. Assumptions should not be made regarding the state of the IC (short mode or open mode) when such damage is suffered. A physical safety measure, such as a fuse, should be implemented when using the IC at times where the absolute maximum ratings may be exceeded.

# 2. GND potential

Ensure a minimum GND pin potential in all operating conditions. Make sure that no pins are at a voltage below the GND at any time, regardless of whether it is a transient signal or not.

# 3. Thermal design

Perform thermal design, in which there are adequate margins, by taking into account the permissible dissipation (Pd) in actual states of use.

4. Short circuit between terminals and erroneous mounting

Pay attention to the assembly direction of the ICs. Wrong mounting direction or shorts between terminals, GND, or other components on the circuits, can damage the IC.

- Operation in strong electromagnetic field Using the ICs in a strong electromagnetic field can cause operation malfunction.
- 6. Testing on application boards

When testing the IC on an application board, connecting a capacitor to a pin with low impedance subjects the IC to stress. Always discharge capacitors after each process or step. Always turn the IC's power supply off before connecting it to, or removing it from a jig or fixture, during the inspection process. Ground the IC during assembly steps as an antistatic measure. Use similar precaution when transporting and storing the IC.

# 7. Regarding input pin of the IC (Fig. 40)

This monolithic IC contains  $P^+$  isolation and P substrate layers between adjacent elements to keep them isolated. P–N junctions are formed at the intersection of these P layers with the N layers of other elements, creating a parasitic diode or transistor. For example, the relation between each potential is as follows:

When GND > Pin A and GND > Pin B, the P–N junction operates as a parasitic diode.

When Pin B > GND > Pin A, the P–N junction operates as a parasitic transistor.

Parasitic diodes can occur inevitably in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Accordingly, methods by which parasitic diodes operate, such as applying a voltage that is lower than the GND (P substrate) voltage to an input pin, should not be used.

### 8. Ground wiring patterns

The power supply and ground lines must be as short and thick as possible to reduce line impedance. Fluctuating voltage on the power ground line may damage the device.

# 9. Thermal Shutdown Circuit (TSD)

The IC incorporates a built-in thermal shutdown circuit (TSD circuit). The thermal shutdown circuit (TSD circuit) is designed only to shut the IC off to prevent runaway thermal operation. It is not designed to protect the IC or guarantee its operation. Do not continue to use the IC after operating this circuit or use the IC in an environment where the operation of this circuit is assumed.

### 10. Over current protection circuit

The IC incorporates a built-in overcurrent protection circuit that operates according to the output current capacity. This circuit serves to protect the IC from damage when the load is shorted. The protection circuit is designed to limit current flow by not latching in the event of a large and instantaneous current flow originating from a large capacitor or other component. These protection circuits are effective in preventing damage due to sudden and unexpected accidents. However, the IC should not be used in applications characterized by the continuous operation or transitioning of the protection circuits. At the time of thermal designing, keep in mind that the current capability has negative characteristics to temperatures.

11. When the Vcc pin is opposite in voltage to each pin in the application, the internal circuit or element may be damaged. For example, such damage might occur when Vcc is shorted with the GND pin while an external capacitor is charged. Use the output pin capacity with a maximum capacitance of 1000 μF. It is recommended to insert a diode in order to prevent back current flow in series with Vcc or bypass diodes between Vcc and each pin.



Fig. 39 Bypass diode

Fig. 40 Example of Simple Bipolar IC Architecture





# HSOP-M28



SSOP-B14



The contents described herein are correct as of April, 2006

The contents described herein are subject to change without notice. For updates of the latest information, please contact and confirm with ROHM CO.,LTD.

Any part of this application note must not be duplicated or copied without our permission

- Application circuit diagrams and circuit constants contained herein are shown as examples of standard use and operation. Please pay careful attention to the peripheral conditions when designing circuits and deciding upon circuit constants in the set.
- Any data, including, but not limited to application circuit diagrams and information, described herein are intended only as illustrations of such devices and not as the specifications for such devices. ROHM CO.LTD. disclaims any warranty that any use of such devices shall be free from infringement of any third party's intellectual property rights or other proprietary rights, and further, assumes no liability of whatsoever nature in the event of any such infringement, or arising from or connected with or related to the use of such devices.
- Upon the sale of any such devices, other than for buyer's right to use such devices itself, resel or otherwise dispose of the same, implied right or license to practice or commercially exploit any intellectual property rights or other proprietary rights owned or controlled by ROHM CO., LTD. is granted to any such buyer.
- The products described herein utilize silicon as the main material.
   The products described herein are not designed to be X ray proof.

The products listed in this catalog are designed to be used with ordinary electronic equipment or devices (such as audio visual equipment, office-automation equipment, communications devices, electrical appliances and electronic toys). Should you intend to use these products with equipment or devices which require an extremely high level of reliability and the malfunction of which would directly endanger human life (such as medical instruments, transportation equipment, aerospace machinery, nuclear-reactor controllers, fuel controllers and other safety devices), please be sure to consult with our sales representative in advance.

Excellence in Electronics



# ROHM CO., LTD.

21, Saiin Mizosaki-cho, Ukyo-ku, Kyoto 615-8585, Japan TEL: (075)311-2121 FAX: (075)315-0172 URL http: // www. rohm. com

Published by LSI Application Engineering Dept. Contact us for further information about the products.

Contact us for further information about th Atlanta U.S.A. /ROHM ELECTRONICS ATLANTA SALES OFFICE (DIVISION OF ROHM ELE.U.S.A., LLC)) TEL:+1(770)754-5972 FAX:+1(770)754-0901 Dellas U.S.A. /ROHM ELECTRONICS DALLAS SALES OFFICE (DIVISION OF ROHM ELE.U.S.A., LLC)) TEL:+1(972)312-8818 FAX:+1(972)312-0330 San Diego U.S.A. /ROHM ELECTRONICS SAN DIEGO SALES OFFICE (DIVISION OF ROHM ELE.U.S.A., LLC) TEL:+1(858)825-3630 FAX:+1(858)825-3670 Germany / ROHM ELECTRONICS CMBH (URN) TEL:+48(2154)9210 FAX:+449(2154)921400 United Kingdom / ROHM ELECTRONICS CMBH (URN) TEL:+449(2154)9210 FAX:+449(2154)921400 United Kingdom / ROHM ELECTRONICS CMBH (URN) TEL:+449(2154)9210 FAX:+449(2154)921400 United Kingdom /ROHM ELECTRONICS CMBH (URN) TEL:+43(2190-2307500 FAX:+439(21954)75-8971 TEL:+43(219740622 FAX:+4362(21957-8971) Shanghai China / ROHM ELECTRONICS (HAX) CO, LTD. TEL:+852(2170622 FAX:+4562(21957-8971) Shanghai AroHM ELECTRONICS (HAANCHAI) CO, LTD. TEL:+80(411)8230-8549 FAX:+86(21)8247-2066

 CIS.

 Beijing China / BEIJING REPRESENTATIVE OFFICE TEL:+80(10)8525-2483

 Taiwan / ROHM ELECTRONICS TAIWAN CO., LTD. TEL:+80(2)2500-8056

 TEM:=80(2)2500-8056

 FAX:=80(2)2500-8056

 FAX:=80(2)2500-8056

 FAX:=80(2)2500-8056

 FAX:=80(2)2800-8056

 FAX:=80(2)2800-8076

 FAX:=80(2)280-8076

 FAX:=80(2)280-8034

### Notes

- No technical content pages of this document may be reproduced in any form or transmitted by any means without prior permission of ROHM CO.,LTD.
- The contents described herein are subject to change without notice. The specifications for the
  product described in this document are for reference only. Upon actual use, therefore, please request
  that specifications to be separately delivered.
- Application circuit diagrams and circuit constants contained herein are shown as examples of standard use and operation. Please pay careful attention to the peripheral conditions when designing circuits and deciding upon circuit constants in the set.
- Any data, including, but not limited to application circuit diagrams information, described herein are intended only as illustrations of such devices and not as the specifications for such devices. ROHM CO.,LTD. disclaims any warranty that any use of such devices shall be free from infringement of any third party's intellectual property rights or other proprietary rights, and further, assumes no liability of whatsoever nature in the event of any such infringement, or arising from or connected with or related to the use of such devices.
- Upon the sale of any such devices, other than for buyer's right to use such devices itself, resell or
  otherwise dispose of the same, no express or implied right or license to practice or commercially
  exploit any intellectual property rights or other proprietary rights owned or controlled by
- ROHM CO., LTD. is granted to any such buyer.
- Products listed in this document are no antiradiation design.

The products listed in this document are designed to be used with ordinary electronic equipment or devices (such as audio visual equipment, office-automation equipment, communications devices, electrical appliances and electronic toys).

Should you intend to use these products with equipment or devices which require an extremely high level of reliability and the malfunction of which would directly endanger human life (such as medical instruments, transportation equipment, aerospace machinery, nuclear-reactor controllers, fuel controllers and other safety devices), please be sure to consult with our sales representative in advance.

It is our top priority to supply products with the utmost quality and reliability. However, there is always a chance of failure due to unexpected factors. Therefore, please take into account the derating characteristics and allow for sufficient safety features, such as extra margin, anti-flammability, and fail-safe measures when designing in order to prevent possible accidents that may result in bodily harm or fire caused by component failure. ROHM cannot be held responsible for any damages arising from the use of the products under conditions out of the range of the specifications or due to non-compliance with the NOTES specified in this catalog.

Thank you for your accessing to ROHM product informations. More detail product informations and catalogs are available, please contact your nearest sales office.

# **ROHM** Customer Support System

THE AMERICAS / EUROPE / ASIA / JAPAN

# www.rohm.com

Contact us : webmaster@rohm.co.jp

Copyright © 2008 ROHM CO.,LTD. ROHM CO., LTD. 21 Saiin Mizosaki-cho, Ukyo-ku, Kyoto 615-8585, Japan TEL : +81-75-311-2121 FAX : +81-75-315-0172

Appendix1-Rev2.0

rohm