#### SN74AHCT1G04 SCLS319P - MARCH 1996-REVISED DECEMBER 2014 # SN74AHCT1G04 Single Inverter Gate #### **Features** - Operating Range 4.5-V to 5.5-V - Max t<sub>pd</sub> of 7.5 ns at 5-V - Low Power Consumption, 10-µA Max I<sub>CC</sub> - ±8-mA Output Drive at 5-V - Inputs are TTL-Voltage Compatible - Latch-Up Performance Exceeds 250 mA Per JESD 17 #### 2 Applications - Notebook PCs - Electronic Points of Sale - **Patient Monitoring** - Motor Controls: AC Induction - **Network Switches** - Tests #### 3 Description The SN74AHCT1G04 contains one gate. The device performs the Boolean function $Y = \overline{A}$ . #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | | | |---------------|------------|-------------------|--|--| | SN74AHCT1G04 | SOT-23 (5) | 2.90 mm x 1.60 mm | | | | SIV/4AHC11G04 | SC-70 (5) | 2.00 mm x 1.30 mm | | | (1) For all available packages, see the orderable addendum at the end of the data sheet. #### 4 Simplified Schematic #### **Table of Contents** | 1 | Features 1 | | 9.1 Overview | 7 | |---|-----------------------------------|----|--------------------------------------|----| | 2 | Applications 1 | | 9.2 Functional Block Diagram | 7 | | 3 | Description 1 | | 9.3 Feature Description | 7 | | 4 | Simplified Schematic | | 9.4 Device Functional Modes | 7 | | 5 | Revision History2 | 10 | Application and Implementation | 8 | | 6 | Pin Configuration and Functions | | 10.1 Application Information | 8 | | 7 | _ | | 10.2 Typical Application | 8 | | ′ | Specifications 4 | 11 | Power Supply Recommendations | 9 | | | 7.1 Absolute Maximum Ratings | 12 | Layout | 10 | | | 7.2 ESD Ratings | | 12.1 Layout Guidelines | 10 | | | 7.4 Thermal Information | | 12.2 Layout Example | 10 | | | 7.5 Electrical Characteristics | 13 | Device and Documentation Support | 10 | | | 7.6 Switching Characteristics 5 | | 13.1 Trademarks | | | | 7.7 Operating Characteristics 5 | | 13.2 Electrostatic Discharge Caution | 10 | | | 7.8 Typical Characteristics | | 13.3 Glossary | 10 | | 8 | Parameter Measurement Information | 14 | Mechanical, Packaging, and Orderable | | | _ | | | Information | 10 | | 9 | Detailed Description 7 | | | | | | | | | | #### 5 Revision History #### Changes from Revision O (October 2013) to Revision P **Page** Added Applications, Device Information table, Pin Functions table, ESD Ratings table, Thermal Information table, Typical Characteristics, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. Deleted Ordering Information table. Changed MAX operating temperature to 125°C in Recommended Operating Conditions table. ## 6 Pin Configuration and Functions # DBV OR DCK PACKAGE (TOP VIEW) NC - No internal connection #### **Pin Functions** | | PIN | TYPE | DESCRIPTION | | | | |-----|-----------------|------|---------------|--|--|--| | NO. | NAME | ITPE | DESCRIPTION | | | | | 1 | NC | _ | No Connection | | | | | 2 | Α | 1 | Input A | | | | | 3 | GND | | Ground Pin | | | | | 4 | Υ | 0 | Output Y | | | | | 5 | V <sub>CC</sub> | | Power Pin | | | | #### 7 Specifications #### 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------|-----------------------------|------|-----------------------|------| | $V_{CC}$ | Supply voltage range | | -0.5 | 7 | V | | $V_{I}$ | Input voltage range (2) | | -0.5 | 7 | V | | Vo | Output voltage range <sup>(2)</sup> | | -0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -20 | mA | | I <sub>OK</sub> | Output clamp current | $V_O < 0$ or $V_O > V_{CC}$ | | ±20 | mA | | Io | Continuous output current | $V_O = 0$ to $V_{CC}$ | | ±25 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±50 | mA | | T <sub>stg</sub> | Storage temperature range | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions<sup>()</sup> is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1) | 1500 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | 1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. #### 7.3 Recommended Operating Conditions<sup>(1)</sup> | | | MIN | MAX | UNIT | |-----------------|------------------------------------|-----|-----------------|------| | V <sub>CC</sub> | Supply voltage | 4.5 | 5.5 | V | | $V_{IH}$ | High-level input voltage | 2 | | V | | $V_{IL}$ | Low-level Input voltage | | 0.8 | V | | VI | Input voltage | 0 | 5.5 | V | | Vo | Output voltage | 0 | V <sub>CC</sub> | V | | I <sub>OH</sub> | High-level output current | | -8 | mA | | I <sub>OL</sub> | Low-level output current | | 8 | mA | | Δt/Δν | Input Transition rise or fall rate | | 20 | ns/V | | T <sub>A</sub> | Operating free-air temperature | -40 | 125 | °C | All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs (SCBA004) #### 7.4 Thermal Information | | | SN74AF | | | |-----------------------|----------------------------------------------|--------|-------|------| | | THERMAL METRIC <sup>(1)</sup> | DBV | DCK | UNIT | | | | 5 F | INS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 231.3 | 287.6 | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 119.9 | 97.7 | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 60.6 | 65. | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 17.8 | 2.0 | | | ΨЈВ | Junction-to-board characterization parameter | 60.1 | 64.2 | | (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953). <sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 7.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | V | T <sub>A</sub> = 25°C | | | -40°C to 85°C | | -40°C to 125°C | | UNIT | |---------------------------------|------------------------------------------------------------|-----------------|-----------------------|-----|------|---------------|------|----------------|------|------| | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNII | | V | $I_{OH} = -50 \mu A$ | 4.5 V | 4.4 | 4.5 | | 4.4 | | 4.4 | | V | | V <sub>OH</sub> | $I_{OH} = -8 \text{ mA}$ | 4.5 V | 3.94 | | | 3.8 | | 3.8 | | V | | V | $I_{OL} = 50 \mu A$ | 4.5 V | | | 0.1 | | 0.1 | | 0.1 | V | | V <sub>OL</sub> | $I_{OL} = 8 \text{ mA}$ | 4.5 V | | | 0.36 | | 0.44 | | 0.44 | V | | l <sub>I</sub> | V <sub>I</sub> = 5.5 V or GND | 0 V to<br>5.5 V | | | ±0.1 | | ±1 | | ±1 | μΑ | | Icc | $V_I = V_{CC}$ or $I_O = 0$ | 5.5 V | | | 1 | | 10 | | 10 | μΑ | | ΔI <sub>CC</sub> <sup>(1)</sup> | One input at 3.4 V, Other Inputs at V <sub>CC</sub> or GND | 5.5 V | | | 1.35 | | 1.5 | | 1.5 | mA | | C <sub>i</sub> | $V_I = V_{CC}$ or GND | 5 V | | 4 | | | 10 | | 10 | pF | <sup>(1)</sup> This is the increase in supply current for each input at one of the specified TTL voltage levels, rather than 0 V or V<sub>CC</sub>. #### 7.6 Switching Characteristics over recommended operating free-air temperature range, $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$ (unless otherwise noted) (see Figure 2) | | | | • | <u> </u> | | | | | | | | |-----------|------------------|---------|----------|---------------|-----|---------|--------|----------|-------|------|------| | PARAMETER | FROM | то | OUTPUT | $T_A = 2$ | 5°C | -40°C t | o 85°C | -40°C to | 125°C | UNIT | | | | PARAMETER | (INPUT) | (OUTPUT) | CAPACITANCE | TYP | MAX | MIN | MAX | MIN | MAX | ONII | | | t <sub>PLH</sub> | A 0. B | V | C 15 pF | 4.7 | | 1 | 7.5 | 1 | 8 | 20 | | | t <sub>PHL</sub> | A or B | Ť | $C_L = 15 pF$ | 4.7 | | 1 | 7.5 | 1 | 8 | ns | | | t <sub>PLH</sub> | A or B | V | C 50 pF | 5.5 | | 1 | 8.5 | 1 | 9 | 20 | | | t <sub>PHL</sub> | | Ť | $C_L = 50 pF$ | 5.5 | | 1 | 8.5 | 1 | 9 | ns | #### 7.7 Operating Characteristics $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ | | PARAMETER | TEST C | CONDITIONS | TYP | UNIT | |-----------------|-------------------------------|----------|------------|-----|------| | C <sub>pd</sub> | Power dissipation capacitance | No load, | f = 1 MHz | 14 | pF | #### 7.8 Typical Characteristics Figure 1. TPD vs Temperature Copyright © 1996–2014, Texas Instruments Incorporated #### 8 Parameter Measurement Information - A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output - Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 3 ns, $t_f \leq$ 3 ns - D. The outputs are measured one at a time with one input transition per measurement. - E. All parameters and waveforms are not applicable to all devices. Figure 2. Load Circuit And Voltage Waveforms #### 9 Detailed Description #### 9.1 Overview The SN74AHCT1G04 device contains one inverter. This device has TTL input levels that allow up translation from 3.3 V to 5 V. #### 9.2 Functional Block Diagram Figure 3. Logic Diagram (Positive Logic) #### 9.3 Feature Description - V<sub>CC</sub> is optimized at 5 V - Allows up voltage translation from 3.3 V to 5 V - Inputs accept V<sub>IH</sub> levels of 2 V - · Slow edge rates minimize output ringing - Inputs are TTL-Voltage compatible #### 9.4 Device Functional Modes **Table 1. Function Table** | INPUT<br>A | OUTPUT<br>Y | |------------|-------------| | Н | L | | L | Н | #### 10 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 10.1 Application Information SN74AHCT1G04 is a low-drive CMOS device that can be used for a multitude of inverting type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. The input switching levels have been lowered to accommodate TTL inputs of 0.8 V $V_{IL}$ and 2 V $V_{IH}$ . This feature makes it Ideal for translating up from 3.3 V to 5 V. Figure 5 shows this type of translation. #### 10.2 Typical Application Figure 4. Typical Application Schematic #### 10.2.1 Design Requirements This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads, so routing and load conditions should be considered to prevent ringing. #### 10.2.2 Detailed Design Procedure - 1. Recommended Input Conditions - For rise time and fall time specifications, see Δt/ΔV in the Recommended Operating Conditions<sup>(1)</sup> table. - For specified High and low levels, see V<sub>IH</sub> and V<sub>IL</sub> in the Recommended Operating Conditions<sup>(1)</sup> table. - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>. - 2. Recommend Output Conditions - Load currents should not exceed 25 mA per output and 50 mA total for the part. - Outputs should not be pulled above V<sub>CC</sub>. - All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs (SCBA004) #### **Typical Application (continued)** #### 10.2.3 Application Curves Figure 5. 3.3-V to 5-V Translation #### 11 Power Supply Recommendations The power supply can be any voltage between the MIN and MAX supply voltage rating located in the Recommended Operating Conditions<sup>(1)</sup> table. Each V<sub>CC</sub> pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1 μF is recommended. If there are multiple V<sub>CC</sub> pins, 0.01 μF or 0.022 μF is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1 µF and 1 µF are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results. #### 12 Layout #### 12.1 Layout Guidelines When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified in Figure 6 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or $V_{CC}$ , whichever makes more sense or is more convenient. It is acceptable to float outputs unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the outputs section of the part when asserted. This will not disable the input section of the I/Os so they also cannot float when disabled. #### 12.2 Layout Example Figure 6. Layout Diagram #### 13 Device and Documentation Support #### 13.1 Trademarks All trademarks are the property of their respective owners. #### 13.2 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 13.3 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. #### 14 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 10-Dec-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-----------------------------------|---------| | 74AHCT1G04DBVRE4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | B04G | Samples | | 74AHCT1G04DBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | B04G | Samples | | 74AHCT1G04DBVTG4 | ACTIVE | SOT-23 | DBV | 5 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | B04G | Samples | | 74AHCT1G04DCKRE4 | ACTIVE | SC70 | DCK | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | BC3 | Samples | | 74AHCT1G04DCKRG4 | ACTIVE | SC70 | DCK | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | BC3 | Samples | | 74AHCT1G04DCKTG4 | ACTIVE | SC70 | DCK | 5 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | BC3 | Samples | | SN74AHCT1G04DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | (B043, B04G, B04J,<br>B04L, B04S) | Samples | | SN74AHCT1G04DBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | (B043, B04G, B04J,<br>B04L, B04S) | Samples | | SN74AHCT1G04DCKR | ACTIVE | SC70 | DCK | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | (BC3, BCG, BCJ, BC<br>L, BCS) | Samples | | SN74AHCT1G04DCKT | ACTIVE | SC70 | DCK | 5 | 250 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | (BC3, BCG, BCJ, BC<br>L, BCS) | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. #### **PACKAGE OPTION ADDENDUM** 10-Dec-2020 - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74AHCT1G04: Automotive: SN74AHCT1G04-Q1 NOTE: Qualified Version Definitions: Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects PACKAGE MATERIALS INFORMATION www.ti.com 18-Jul-2020 #### TAPE AND REEL INFORMATION # TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 - | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | 74AHCT1G04DBVRG4 | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | 74AHCT1G04DBVTG4 | SOT-23 | DBV | 5 | 250 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | 74AHCT1G04DCKRG4 | SC70 | DCK | 5 | 3000 | 178.0 | 9.2 | 2.4 | 2.4 | 1.22 | 4.0 | 8.0 | Q3 | | 74AHCT1G04DCKTG4 | SC70 | DCK | 5 | 250 | 178.0 | 9.2 | 2.4 | 2.4 | 1.22 | 4.0 | 8.0 | Q3 | | SN74AHCT1G04DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | SN74AHCT1G04DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.2 | 3.3 | 3.23 | 1.55 | 4.0 | 8.0 | Q3 | | SN74AHCT1G04DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | SN74AHCT1G04DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | SN74AHCT1G04DBVT | SOT-23 | DBV | 5 | 250 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | SN74AHCT1G04DBVT | SOT-23 | DBV | 5 | 250 | 178.0 | 9.2 | 3.3 | 3.23 | 1.55 | 4.0 | 8.0 | Q3 | | SN74AHCT1G04DBVT | SOT-23 | DBV | 5 | 250 | 180.0 | 8.4 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | SN74AHCT1G04DBVT | SOT-23 | DBV | 5 | 250 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | SN74AHCT1G04DCKR | SC70 | DCK | 5 | 3000 | 180.0 | 8.4 | 2.47 | 2.3 | 1.25 | 4.0 | 8.0 | Q3 | | SN74AHCT1G04DCKR | SC70 | DCK | 5 | 3000 | 178.0 | 9.2 | 2.4 | 2.4 | 1.22 | 4.0 | 8.0 | Q3 | | SN74AHCT1G04DCKR | SC70 | DCK | 5 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | | SN74AHCT1G04DCKT | SC70 | DCK | 5 | 250 | 180.0 | 8.4 | 2.47 | 2.3 | 1.25 | 4.0 | 8.0 | Q3 | | SN74AHCT1G04DCKT | SC70 | DCK | 5 | 250 | 178.0 | 9.2 | 2.4 | 2.4 | 1.22 | 4.0 | 8.0 | Q3 | | SN74AHCT1G04DCKT | SC70 | DCK | 5 | 250 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | www.ti.com 18-Jul-2020 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | 74AHCT1G04DBVRG4 | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | 74AHCT1G04DBVTG4 | SOT-23 | DBV | 5 | 250 | 180.0 | 180.0 | 18.0 | | 74AHCT1G04DCKRG4 | SC70 | DCK | 5 | 3000 | 180.0 | 180.0 | 18.0 | | 74AHCT1G04DCKTG4 | SC70 | DCK | 5 | 250 | 180.0 | 180.0 | 18.0 | | SN74AHCT1G04DBVR | SOT-23 | DBV | 5 | 3000 | 202.0 | 201.0 | 28.0 | | SN74AHCT1G04DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | SN74AHCT1G04DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | SN74AHCT1G04DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | SN74AHCT1G04DBVT | SOT-23 | DBV | 5 | 250 | 180.0 | 180.0 | 18.0 | | SN74AHCT1G04DBVT | SOT-23 | DBV | 5 | 250 | 180.0 | 180.0 | 18.0 | | SN74AHCT1G04DBVT | SOT-23 | DBV | 5 | 250 | 202.0 | 201.0 | 28.0 | | SN74AHCT1G04DBVT | SOT-23 | DBV | 5 | 250 | 180.0 | 180.0 | 18.0 | | SN74AHCT1G04DCKR | SC70 | DCK | 5 | 3000 | 202.0 | 201.0 | 28.0 | | SN74AHCT1G04DCKR | SC70 | DCK | 5 | 3000 | 180.0 | 180.0 | 18.0 | | SN74AHCT1G04DCKR | SC70 | DCK | 5 | 3000 | 180.0 | 180.0 | 18.0 | | SN74AHCT1G04DCKT | SC70 | DCK | 5 | 250 | 202.0 | 201.0 | 28.0 | | SN74AHCT1G04DCKT | SC70 | DCK | 5 | 250 | 180.0 | 180.0 | 18.0 | | SN74AHCT1G04DCKT | SC70 | DCK | 5 | 250 | 180.0 | 180.0 | 18.0 | SMALL OUTLINE TRANSISTOR #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) <sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. <sup>8.</sup> Board assembly site may have different recommendations for stencil design. ## DCK (R-PDSO-G5) ### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-203 variation AA. # DCK (R-PDSO-G5) #### PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. #### **IMPORTANT NOTICE AND DISCLAIMER** TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated