

# Single Clock Generator AK8113

#### **Features**

Output Frequency Range: 74.17582MHz / 74.25MHz (Selectable)

Input Frequency:

27MHz

Low Jitter Performance:

15 ps (Typ.) Period,  $1\sigma$ 

Low Current Consumption:

3.8mA (Typ.)

Output Load:

15pF (max.)

Supply Voltage:

2.7 - 3.6V

Operating Temperature Range:

-20 to +85°C

Package:

6-pin SON (lead-free) Body Size 2.6mm x 1.6mm

#### **Description**

The AK8113 is a single clock generator IC with an integrated PLL. It can generate either a 74.17582MHz or a 74.25MHz clock from a 27MHz master clock input frequency. Through pin control, the output can be enabled or disabled, the frequency can be changed, and the device can be placed in a power-down mode. A high performance PLL locks to the master clock input, generating a low jitter, highly accurate clock output without an external crystal.

### **Applications**

High Definition

#### **Block Diagram**



**AK8113 Single Clock Generator** 



## **Pin Descriptions**



| Pin<br>No. | Pin<br>Name | Pin<br>Type | Description                                                                                                                                                                                                                            |     |
|------------|-------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 1          | VDD         | -           | Power Supply                                                                                                                                                                                                                           |     |
| 2          | VSS         | -           | Ground                                                                                                                                                                                                                                 |     |
| 3          | CLKOUT      | OUT         | Clock output Output clock frequency is selectable to 74.17582MHz or 74.25MHz by setting the FSEL pin. In power down mode (OE = "L"), this pin is "L".                                                                                  |     |
| 4          | OE          | IN          | CLKOUT output enable control "L": CLKOUT="L" and power down. "H": active                                                                                                                                                               | (1) |
| 5          | FSEL        | IN          | Clock frequency select "L": 74.25MHz, "H": 74.17582MHz                                                                                                                                                                                 | (1) |
| 6          | CLKIN       | IN          | Clock input (27MHz)  Place the AK8113 in power down (OE = "L") mode when an input clock is not supplied. Unstable input to the CLKIN causes the unstable CLKOUT signal.  DC input to the CLKIN also causes the unstable CLKOUT signal. |     |

<sup>(1)</sup> Internal pull down 100kΩ (Typ.)

## **Ordering Information**

| Part Number | Marking              | Shipping Packaging | Package   | Temperature<br>Range |
|-------------|----------------------|--------------------|-----------|----------------------|
| AK8113L     | 113(AK8 <u>113</u> ) | Tape and Reel      | 6-pin SON | -20 to 85 °C         |



#### **Absolute Maximum Rating**

Over operating free-air temperature range unless otherwise noted (1)

| Items                                    | Symbol          | Ratings            | Unit |
|------------------------------------------|-----------------|--------------------|------|
| Supply Voltage                           | VDD             | -0.3 to 4.6        | V    |
| Input Voltage                            | Vin             | VSS-0.3 to VDD+0.3 | V    |
| Input Current (any pins except supplies) | I <sub>IN</sub> | ±10                | mA   |
| Storage Temperature                      | Tstg            | -55 to 130         | °C   |

#### Note

(1) Stress beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated under "Recommended Operating Conditions" is not implied. Exposure to absolute-maximum-rating conditions for extended periods may affect device reliability. Electrical parameters are guaranteed only over the recommended operating temperature range.

#### **ESD Sensitive Device**

This device is manufactured on a CMOS process, therefore, generically susceptible to damage by excessive static voltage. Failure to observe proper handling and installation procedures can cause damage. AKEMD recommends that this device is handled with appropriate precautions.

### **Recommended Operation Conditions**

| Parameter               | Symbol | Conditions  | Min | Тур | Max | Unit |
|-------------------------|--------|-------------|-----|-----|-----|------|
| Operating Temperature   | Та     |             | -20 |     | 85  | °C   |
| Supply Voltage          | VDD    |             | 2.7 | 3.0 | 3.6 | V    |
| Input Clock Frequency   | Fin    |             |     | 27  |     | MHz  |
| Input Clock Duty Cycle  |        |             |     | 50  |     | %    |
| Output Load Capacitance | Cp1    | Pin: CLKOUT |     |     | 15  | pF   |

MS0517-E-05 Aug-08



#### **DC Characteristics**

All specifications at VDD: over 2.7 to 3.6V, Ta: -20 to +85°C, Input Frequency: 27MHz, unless otherwise noted

| Parameter                    | Symbol           | Conditions                                            | MIN    | TYP | MAX    | Unit |
|------------------------------|------------------|-------------------------------------------------------|--------|-----|--------|------|
| High Level Input Voltage     | $V_{IH}$         | Pin: CLKIN, FSEL, OE                                  | 0.8VDD |     |        | V    |
| Low Level Input Voltage      | $V_{IL}$         | Pin: CLKIN, FSEL, OE                                  |        |     | 0.2VDD | >    |
| Input Current 1              | I <sub>L</sub> 1 | Pin: CLKIN                                            | -10    |     | +10    | μΑ   |
| Input Current 2              | I <sub>L</sub> 2 | Pin: OE, FSEL                                         | -10    |     | +75    | μΑ   |
| High Level Output<br>Voltage | V <sub>OH</sub>  | Pin: CLKOUT I <sub>OH</sub> =-4mA (VDD=3.0V, Ta=25°C) | 0.8VDD |     |        | V    |
| Low Level Output<br>Voltage  | V <sub>OL</sub>  | Pin: CLKOUT I <sub>OL</sub> =+4mA (VDD=3.0V, Ta=25°C) |        |     | 0.2VDD | V    |
| Current Consumption          | I <sub>DD</sub>  | No load<br>(VDD=3.0V, Ta=25°C)                        |        | 3.8 |        | mA   |
| Power down current           | I <sub>pd</sub>  | OE="L"<br>FSEL="L" or open                            |        | 0   | 10     | μA   |

#### **AC Characteristics**

All specifications at VDD: over 2.7 to 3.6V, Ta: -20 to +85°C, Input Frequency: 27MHz, unless otherwise noted

| Parameter                                  | Symbol            | Conditions       | MIN | TYP | MAX | Unit |
|--------------------------------------------|-------------------|------------------|-----|-----|-----|------|
| Output Clock Duty Cycle <sup>(2) (3)</sup> |                   |                  | 45  | 50  | 55  | %    |
| Output Clock Rise Time <sup>(2) (3)</sup>  | t <sub>rise</sub> | 0.2VDD to 0.8VDD |     | 1.8 |     | ns   |
| Output Clock Fall Time <sup>(2) (3)</sup>  | t <sub>fall</sub> | 0.2VDD to 0.8VDD |     | 1.8 |     | ns   |
| Output Clock Jitter (2) (3)                | Jit               | Period, 1σ       |     | 15  |     | ps   |
| Output Lock Time <sup>(1)</sup>            | t <sub>lock</sub> | Power-up         |     | 1   |     | ms   |

- (1) The time that output reaches the target frequency within accuracy of  $\pm 0.1\%$  from the point that the power supply reaches VDD
- (2) With the load capacitance specified by the recommended operation conditions
- (3) Design value



### **Package Information**

### • Mechanical data (Units:mm)



## • Marking



**AKM** and the logo - are the brand of AKEMD's IC's and identify that AKEMD continues to offer the best choice for high performance mixed-signal solution under this brand.



#### RoHS Compliance



All integrated circuits form Asahi Kasei EMD Corporation (AKEMD) assembled in "lead-free" packages\* are fully compliant with RoHS.

(\*) RoHS compliant products from AKEMD are identified with "Pb free" letter indication on product label posted on the anti-shield bag and boxes.

### IMPORTANT NOTICE

- I These products and their specifications are subject to change without notice.

  When you consider any use or application of these products, please make inquiries the sales office of Asahi Kasei EMD Corporation (AKEMD) or authorized distributors as to current status of the products.
- I AKEMD assumes no liability for infringement of any patent, intellectual property, or other rights in the application or use of any information contained herein.
- I Any export of these products, or devices or systems containing them, may require an export license or other official approval under the law and regulations of the country of export pertaining to customs and tariffs, currency exchange, or strategic materials.
- I AKEMD products are neither intended nor authorized for use as critical components<sub>Note1)</sub> in any safety, life support, or other hazard related device or system<sub>Note2)</sub>, and AKEMD assumes no responsibility for such use, except for the use approved with the express written consent by Representative Director of AKEMD. As used here:
  - Note1) A critical component is one whose failure to function or perform may reasonably be expected to result, whether directly or indirectly, in the loss of the safety or effectiveness of the device or system containing it, and which must therefore meet very high standards of performance and reliability.
  - Note2) A hazard related device or system is one designed or intended for life support or maintenance of safety or for applications in medicine, aerospace, nuclear energy, or other fields, in which its failure to function or perform may reasonably be expected to result in loss of life or in significant injury or damage to person or property.
- I It is the responsibility of the buyer or distributor of AKEMD products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the above content and conditions, and the buyer or distributor agrees to assume any and all responsibility and liability for and hold AKEMD harmless from any and all claims arising from the use of said product in the absence of such notification.