Wireless Components Edition 2007-02-26 Published by Infineon Technologies AG, Am Campeon 1-12. D-85579 Neubiberg, Germany © Infineon Technologies AG 3/7/07. All Rights Reserved. #### Attention please! The information herein is given to describe certain components and shall not be considered as warranted characteristics. Terms of delivery and rights to technical change reserved. We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein. Infineon Technologies is an approved CECC manufacturer. #### Information For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide (see address list). #### **Warnings** Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office. Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. # TDA5255 E1 ASK/FSK 434MHz Wireless Transceiver # Wireless Components Never stop thinking. #### **Data Sheet** | Revision | History: | 2007-02-26 | TDA5255 E1 | |-------------------|------------|------------------------------------|------------| | Previous Version: | | Version 1.1 as of 2002-11-28 | | | Page | Subjects ( | major changes since last revision) | | | 5 | Indication | of the Ordering Code | | | 5, 9 | Correction | of the Package Name | | | 76 Indicatio | | of the ESD-integrity values | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | For questions on technology, delivery and prices please contact the Infineon Technologies Offices in Germany or the Infineon Technologies Companies and Representatives worldwide: see our webpage at http://www.infineon.com ABM<sup>®</sup>, AOP<sup>®</sup>, ARCOFI<sup>®</sup>, ARCOFI<sup>®</sup>-BA, ARCOFI<sup>®</sup>-SP, DigiTape<sup>®</sup>, EPIC<sup>®</sup>-1, EPIC<sup>®</sup>-S, ELIC<sup>®</sup>, FALC<sup>®</sup>54, FALC<sup>®</sup>56, FALC<sup>®</sup>-E1, FALC<sup>®</sup>-LH, IDEC<sup>®</sup>, IOM<sup>®</sup>, IOM<sup>®</sup>-1, IOM<sup>®</sup>-2, IPAT<sup>®</sup>-2, ISAC<sup>®</sup>-P, ISAC<sup>®</sup>-S, ISAC<sup>®</sup>-S TE, ISAC<sup>®</sup>-P TE, ITAC<sup>®</sup>, IWE<sup>®</sup>, MUSAC<sup>®</sup>-A, OCTAT<sup>®</sup>-P, QUAT<sup>®</sup>-S, SICAT<sup>®</sup>, SICOFI<sup>®</sup>, SICOFI<sup>®</sup>-2, SICOFI<sup>®</sup>-4, SICOFI<sup>®</sup>-4μC, SLICOFI<sup>®</sup> are registered trademarks of Infineon Technologies AG. ACE™, ASM™, ASP™, POTSWIRE™, QuadFALC™, SCOUT™ are trademarks of Infineon Technologies AG. Controller Area Network (CAN): License of Robert Bosch GmbH # ASK/FSK 434MHz Wireless Transceiver TDA5255 E1 #### Version 1.2 ## **Product Info** #### **General Description** The IC is a low power consumption single chip FSK/ASK Transceiver for half duplex low datarate communication in the 433-435MHz band. The IC offers a very high level of integration and needs only a few external components. It contains a highly efficient power amplifier, a low noise amplifier (LNA) with AGC, a double balanced mixer, a complex direct conversion stage, I/Q limiters with RSSI generation, an FSK demodulator, a fully integrated VCO and PLL synthesizer, a tuneable crystal oscillator, an onboard data filter, a data comparator (slicer), positive and negative peak detectors, a data rate detection circuit and a 2/3-wire bus interface. Additionally there is a power down feature to save battery power. #### **Features** - Low supply current (I<sub>s</sub> = 9mA typ. receive, I<sub>s</sub> = 13mA typ. transmit mode) - Supply voltage range 2.1 5.5V - Power down mode with very low supply current consumption - FSK and ASK modulation and demodulation capability - Fully integrated VCO and PLL synthesizer and loop filter on-chip with on chip crystal oscillator tuning - I<sup>2</sup>C/3-wire μController Interface - On-chip low pass channel select filter and data filter with tuneable bandwidth - Data slicer with self-adjusting threshold and 2 peak detectors - FSK sensitivity <-109dBm, ASK sensitivity < -109dBm - Transmit power up to +13dBm - Datarates up to 100kBit/s Manchester Encoded - Self-polling logic with ultra fast data rate detection #### **Application** - Low Bitrate Communication Systems - Keyless Entry Systems - Remote Control Systems - Alarm Systems - Telemetry Systems - Electronic Metering - Home Automation Systems | Туре | Ordering Code | Package | |------------|---------------|-------------| | TDA5255 E1 | SP000014555 | PG-TSSOP-38 | # **Table of Contents** | 1 | Draduct Description | page | |-------------------|-------------------------------------------|-----------| | | Product Description | | | 1.1 | Overview | 8 | | 1.2 | Features | 8 | | 1.3 | Application | 9 | | 1.4 | Package Outlines | 9 | | 2 | Functional Description | 10 | | 2.1 | Pin Configuration | 10 | | 2.2 | Pin Definitions and Functions | 11 | | 2.3 | Functional Block Diagram | 17 | | 2.4 | Functional Block Description | 18 | | 2.4.1 | Power Amplifier (PA) | 18 | | 2.4.2 | Low Noise Amplifier (LNA) | 18 | | 2.4.3 | Downconverter 1 <sup>st</sup> Mixer | 18 | | 2.4.4 | Downconverter 2 <sup>nd</sup> I/Q Mixers | 18 | | 2.4.5 | PLL Synthesizer | 19 | | 2.4.6 | I/Q Filters | 19 | | 2.4.7 | I/Q Limiters | 20 | | 2.4.8 | FSK Demodulator | 20 | | 2.4.9 | Data Filter | 21 | | 2.4.10 | Data Slicer | 21 | | 2.4.11 | Peak Detectors | 21 | | 2.4.12 | Crystal Oscillator | 21 | | 2.4.13 | Bandgap Reference Circuitry and Powerdown | 22 | | 2.4.14 | Timing and Data Control Unit | 22 | | 2.4.15 | Bus Interface and Register Definition | 23 | | 2.4.16 | Wakeup Logic | 30 | | 2.4.17 | Data Valid Detection, Data Pin | 31 | | 2.4.18 | Sequence Timer | 32 | | 2.4.19 | Clock Divider | 34 | | 2.4.20 | RSSI and Supply Voltage Measurement | 35 | | 3 | Application | 37 | | 3.1 | LNA and PA Matching | 37 | | 3.1.1 | RX/TX Switch | 37 | | 3.1.2 | | Switch in | | ~··· <del>·</del> | RX-Mode | 37 | | 3.1.3 | | Switch in | | 5.1.5 | TX-Mode | 40 | | | | 70 | # **Table of Contents** | 3.1.4 | Power-Amplifier | page<br>42 | |--------|--------------------------------------------------|------------| | 3.2 | · | 48 | | 3.2.1 | Crystal Oscillator | 40<br>51 | | 3.2.2 | Transmit/Receive ASK/FSK Frequency Assignment | 51 | | 3.2.3 | Parasitics | 53 | | 3.2.4 | Calculation of the external capacitors | 55 | | 3.2.5 | FSK-switch modes | 55 | | 3.2.6 | Finetuning and FSK modulation relevant registers | 56 | | 3.2.7 | Chip and System Tolerances | 57 | | 3.3 | IQ-Filter | 58 | | 3.4 | Data Filter | 59 | | 3.5 | Limiter and RSSI | 60 | | 3.6 | Data Slicer - Slicing Level | 62 | | 3.6.1 | RC Integrator | 62 | | 3.6.2 | Peak Detectors | 63 | | 3.6.3 | Peak Detector - Analog output signal | 65 | | 3.6.4 | Peak Detector – Power Down Mode | 65 | | 3.7 | Data Valid Detection | 66 | | 3.7.1 | Frequency Window for Data Rate Detection | 68 | | 3.7.2 | RSSI threshold voltage - RF input power | 69 | | 3.8 | Calculation of ON_TIME and OFF_TIME | 69 | | 3.9 | Example for Self Polling Mode | 70 | | 3.10 | Sensitivity Measurements | 71 | | 3.10.1 | Test Setup | 71 | | 3.10.2 | BER performance depending on Supply Voltage | 73 | | 3.10.3 | Datarates and Sensitivity | 74 | | 3.11 | Default Setup | 75 | | 4 | Reference | 76 | | 4.1 | Electrical Data | 76 | | 4.1.1 | Absolute Maximum Ratings | 76 | | 4.1.2 | Operating Range | 76 | | 4.1.3 | AC/DC Characteristics | 77 | | 4.1.4 | Digital Characteristics | 80 | | 4.2 | Test Circuit | 83 | | 4.3 | Test Board Layout | 84 | | 4.4 | Bill of Materials | 85 | #### **Product Description** ## 1 Product Description #### 1.1 Overview The IC is a low power consumption single chip FSK/ASK Transceiver for the frequency band 433-435 MHz. The IC combines a very high level of integration and minimum external part count. The device contains a low noise amplifier (LNA), a double balanced mixer, a fully integrated VCO, a PLL synthesizer, a crystal oscillator with FSK modulator, a limiter with RSSI generator, an FSK demodulator, a data filter, a data comparator (slicer), a positive and a negative data peak detector, a highly efficient power amplifier and a complex digital timing and control unit with I<sup>2</sup>C/3-wire microcontroller interface. Additionally there is a power down feature to save battery power. The transmit section uses direct ASK modulation by switching the power amplifier, and crystal oscillator detuning for FSK modulation. The necessary detuning load capacitors are external. The capacitors for fine tuning are integrated. The receive section is using a novel single-conversion/direct-conversion scheme that is combining the advantages of both receive topologies. The IF is contained on the chip, no RF channel filters are necessary as the channel filter is also on the chip. The self-polling logic can be used to let the device operate autonomously as a master for a decoding microcontroller. #### 1.2 Features - Low supply current (I<sub>s</sub> = 9 mA typ. receive, I<sub>s</sub> = 13mA typ. transmit mode, both at 3 V supply voltage, 25°C) - Supply voltage range 2.1 V to 5.5 V - Operating temperature range -40°C to +85°C - Power down mode with very low supply current consumption - FSK and ASK modulation and demodulation capability without external circuitry changes, FM demodulation capability - Fully integrated VCO and PLL synthesizer and loop filter on-chip with on-chip crystal oscillator tuning, therefore no additional external components necessary - Differential receive signal path completely on-chip, therefore no external filters are necessary - On-chip low pass channel select and data filter with tuneable bandwith - Data slicer with self-adjusting threshold and 2 peak detectors - Self-polling logic with adjustable duty cycle and ultrafast data rate detection and timer mode providing periodical interrupt - FSK and ASK sensitivity < -109 dBm</li> - Adjustable LNA gain - Digital RSSI and Battery Voltage Readout - Provides Clock Out Pin for external microcontroller - Transmit power up to +13 dBm in 50Ω load at 5V supply voltage - Maximum datarate up to 100 kBaud Manchester Encoded - I<sup>2</sup>C/3-wire microcontroller interface, working at max. 400kbit/s - meets the ETSI EN300 220 regulation and CEPT ERC 7003 recommendation Data Sheet 8 2007-02-26 #### **Product Description** ## 1.3 Application - Low Bitrate Communication Systems - Keyless Entry Systems - Remote Control Systems - Alarm Systems - Telemetry Systems - Electronic Metering - Home Automation Systems ## 1.4 Package Outlines PG-TSSOP-38.EPS Figure 1-1 PG-TSSOP-38 package outlines Data Sheet 9 2007-02-26 ## **2** Functional Description ## 2.1 Pin Configuration Figure 2-1 Pin Configuration 5255E1\_pin\_conf.wmf ## 2.2 Pin Definitions and Functions | Table 2 | -1 Pin Def | finition and Function | | |---------|------------|--------------------------|-----------------------------------------------------------------| | | | Equivalent I/O-Schematic | Function | | | VCC | 11 | Analog supply (antiparallel diodes<br>between VCC, VCC1, VDD) | | 2 | BUSMODE | 2 350 | Bus mode selection (I <sup>2</sup> C/3 wire bus mode selection) | | 3 | LF | 3 - 200 | Loop filter and VCO control voltage | | 4 | ASKFSK | 350 | ASK/FSK- mode switch input | | 5 | RXTX | 5 - 350 TX | RX/TX-mode switch input/output | |----|-------|----------------------------|-------------------------------------------------------------| | 6 | LNI | 5k 1.1V 5k 7 | RF input to differential Low Noise<br>Amplifier (LNA)) | | 7 | LNIX | see Pin 6 | Complementary RF input to differential LNA | | 8 | GND1 | 30 | Ground return for LNA and Power Amplifier (PA) dirver stage | | 9 | GNDPA | see Pin 8 | Ground return for PA output stage | | 10 | PA | 10 Ω<br>10 Ω<br>9<br>GndPA | PA output stage | | 11 | VCC1 | see Pin 1 | Supply for LNA and PA | | 12 | PDN | 12 PWDN 50k 50k 50k | Output of the negative peak detector | |----|---------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------| | 13 | PDP | 350 PWDN | Output of the positive peakdetector | | 14 | SLC | 1.2uA 50k | Slicer level for the data slicer | | 15 | VDD | see Pin 1 | Digital supply; A $10\Omega$ serial resistor in the VDD supply line is strongly recommended; see also Section 4.4 | | 16 | BUSDATA | 15k | Bus data in/output | | 17 | BUSCLK | 350 | Bus clock input | | 18 | VSS | see Pin 8 | Ground for digital section | |-------|-------------|------------------------------------|------------------------------------------------------------------------------------| | 19 | XOUT | Vcc 4k<br>Vcc-860mV<br>150μΑ | Crystal oscillator output, can also be used as external reference frequency input. | | 20 | XSWF | 21<br>125fF 4pF 20<br>250fF 8pF 23 | FSK modulation switch | | 21 22 | XIN<br>XSWA | see Pin 20 22 20 23 | ASK modulation/FSK center frequency switch | | 23 | XGND | see Pin 22 | Crystal oscillator ground return | | 24 | EN | 350 | 3-wire bus enable input | | 30 | GND | see Pin 8 | Analog ground | |----|------|---------------------------------------|--------------------------------------------------| | 31 | CQ2x | Stage1:Vcc-630mV<br>Stage2: Vcc-560mV | Pin for external Capacitor<br>Q-channel, stage 2 | | 32 | CQ2 | II | Q-channel, stage 2 | | 33 | CI2x | II | I-channel, stage 2 | | 34 | CI2 | II | I-channel, stage 2 | | 35 | CQ1x | II | Q-channel, stage 1 | | 36 | CQ1 | II | Q-channel, stage 1 | | 37 | CI1x | II | I-channel, stage 1 | | 38 | CI1 | II | I-channel, stage 1 | ## 2.3 Functional Block Diagram Figure 2-2 Main Block Diagram Data Sheet 17 2007-02-26 ## 2.4 Functional Block Description #### 2.4.1 Power Amplifier (PA) The power amplifier is operating in C-mode. It can be used in either high or low power mode. In high-power mode the transmit power is approximately +13dBm into 50 Ohm at 5V and +6dBm at 2.1V supply voltage. In low power mode the transmit power is approximately +10dBm at 5V and -32dBm at 2.1V supply voltage using the same matching network. The transmit power is controlled by the **D0**-bit of the **CONFIG** register (subaddress 00H) as shown in the following **Table 2-2**. The default output power mode is high power mode. | Table 2 | able 2-2 Sub Address 00H: CONFIG | | | | | |---------|----------------------------------|-----------------------------------|---------|--|--| | Bit | Bit Function Description | | Default | | | | D0 | PA_PWR | 0= low TX Power, 1= high TX Power | 1 | | | In case of ASK modulation the power amplifier is turned fully on and off by the transmit baseband data, i.e. 100% On-Off-Keying. ## 2.4.2 Low Noise Amplifier (LNA) The LNA is an on-chip cascode amplifier with a voltage gain of 15 to 20dB and symmetrical inputs. It is possible to reduce the gain to 0 dB via logic. | Table 2-3 Sub Address 00H: CONFIG | | | | | |-----------------------------------|----------|---------------------------|---------|--| | Bit | Function | Description | Default | | | D4 | LNA_GAIN | 0= low Gain, 1= high Gain | 1 | | ## 2.4.3 Downconverter 1<sup>st</sup> Mixer The Double Balanced 1<sup>st</sup> Mixer converts the input frequency (RF) in the range of 434-435 MHz down to the intermediate frequency (IF) at approximately 144MHz. The local oscillator frequency is generated by the PLL synthesizer that is fully implemented on-chip as described in **Section 2.4.5**. This local oscillator operates at approximately 578MHz in receive mode providing the above mentioned IF frequency of 144MHz. The mixer is followed by a low pass filter with a corner frequency of approximately 175MHz in order to prevent RF and LO signals from appearing in the 144MHz IF signal. ## 2.4.4 Downconverter 2<sup>nd</sup> I/Q Mixers The Low pass filter is followed by 2 mixers (inphase I and quadrature Q) that convert the 144MHz IF signal down to zero-IF. These two mixers are driven by a signal that is generated by dividing the local oscillator signal by 4, thus equalling the IF frequency. Data Sheet 18 2007-02-26 ## 2.4.5 PLL Synthesizer The Phase Locked Loop synthesizer consists of two VCOs (i.e. transmit and receive VCO), a divider by 4, an asynchronous divider chain with selectable overall division ratio, a phase detector with charge pump and a loop filter and is fully implemented on-chip. The VCOs are including spiral inductors and varactor diodes. The center frequency of the transmit VCO is 868MHz, the center frequency of the receive VCO is 1156MHz. Generally in receive mode the relationship between local oscillator frequency $f_{OSC}$ , the receive RF frequency $f_{RF}$ and the IF frequency $f_{IF}$ and thus the frequency that is applied to the I/Q Mixers is given in the following formula: $$\frac{f_{osc}}{2} = 4/3 f_{RF} = 4 f_{IF}$$ [2 - 1] The VCO signal is applied to a divider by 2 and afterwards by 4 which is producing approximately 144MHz signals in quadrature. The overall division ratio of the divider chain following the divider by 2 and 4 is 6 in transmit mode and 8 in receive mode <u>as</u> the nominal crystal oscillator frequency is 18.083MHz. The division ratio is controlled by the **RxTx** pin (pin 5) and the **D10** bit in the **CONFIG** register. #### 2.4.6 I/Q Filters The I/Q IF to zero-IF mixers are followed by baseband $6^{th}$ order low pass filters that are used for RF-channel filtering. iq\_filter.wmf #### Figure 2-3 One I/Q Filter stage The bandwidth of the filters is controlled by the values set in the filter-register. It can be adjusted between 50 and 350kHz in 50kHz steps via the bits D1 to D3 of the **LPF** register (subaddress 03H). Data Sheet 19 2007-02-26 #### 2.4.7 I/Q Limiters The I/Q Limiters are DC coupled multistage amplifiers with offset-compensating feedback circuit and an overall gain of approximately 80dB each in the frequency range of 100Hz up to 350kHz. Receive Signal Strength Indicator (RSSI) generators are included in both limiters which produce DC voltages that are directly proportional to the input signal level in the respective channels. The resulting I- and Q-channel RSSI-signals are summed to the nominal RSSI signal. #### 2.4.8 FSK Demodulator The output differential signals of the I/Q limiters are fed to a quadrature correlator circuit that is used to demodulate frequency shift keyed (FSK) signals. The demodulator gain is 2.4mV/kHz, the maximum frequency deviation is ±300kHz as shown in **Figure 2-4** below. The demodulated signal is applied to the ASK/FSK mode switch which is connected to the input of the data filter. The switch can be controlled by the **ASKFSK** pin (pin 4) and via the D11 bit in the CONFIG register. The modulation index *m* must be significantly larger than 2 and the deviation at least larger than 25kHz for correct demodulation of the signal. Figure 2-4 Quadricorrelator Demodulation Characteristic Data Sheet 20 2007-02-26 #### 2.4.9 Data Filter The 2-pole data filter has a Sallen-Key architecture and is implemented fully on-chip. The bandwidth can be adjusted between approximately 5kHz and 102kHz via the bits **D4** to **D7** of the **LPF** register as shown in **Table 3-10**. data\_filter.wmf Figure 2-5 Data Filter architecture #### 2.4.10 Data Slicer The data slicer is a fast comparator with a bandwidth of 100kHz. The self-adjusting threshold is generated by a RC-network (LPF) or by use of one or both peak detectors depending on the baseband coding scheme as described in **Section 3.6**. This can be controlled by the **D15** bit of the **CONFIG** register as shown in the following table. | Table 2 | Table 2-4 Sub Address 00H: CONFIG | | | | | |---------|-----------------------------------|-------------------------------------|---------|--|--| | Bit | Bit Function Description | | Default | | | | D15 | SLICER | 0= Lowpass Filter, 1= Peak Detector | 0 | | | #### 2.4.11 Peak Detectors Two separate Peak Detectors are available. They are generating DC voltages in a fast-attack and slow-release manner that are proportional to the positive and negative peak voltages appearing in the data signal. These voltages may be used to generate a threshold voltage for non-Manchester encoded signals, for example. The time-constant of the fast-attack/slow-release action is determined by the RC network with external capacitor. ## 2.4.12 Crystal Oscillator The reference oscillator is an NIC oscillator type (Negative Impedance Converter) with a crystal operating in serial resonance. The nominal operating frequency of 18.083MHz and the frequencies for FSK modulation can be adjusted via 3 external capacitors. Via microcontroller and bus interface the chip-internal capacitors can be used for finetuning of the nominal and the FSK modulation frequencies. This finetuning of the crystal oscillator allows to eliminate frequency errors due to crystal or component tolerances. Data Sheet 21 2007-02-26 ## 2.4.13 Bandgap Reference Circuitry and Powerdown A Bandgap Reference Circuit provides a temperature stable 1.2V reference voltage for the device. A power down mode is available to switch off all subcircuits that are controlled by the bidirectional Powerdown&DataDetect **PwdDD** pin (pin 27) as shown in the following table. Power down mode can either be activated by pin 27 or bit D14 in Register 00h. In power down mode also pin 28 (DATA) is affected (see **Section 2.4.17**). | Table 2-5 PwdDD Pin Operating States | | |--------------------------------------|-----------------| | PwdDD | Operating State | | VDD | Powerdown Mode | | Ground/VSS | Device On | ## 2.4.14 Timing and Data Control Unit The timing and data control unit contains a wake-up logic unit, an I<sup>2</sup>C/3-wire microcontroller interface, a "data valid" detection unit and a set of configuration registers as shown in the subsequent figure. logic.wmf Figure 2-6 Timing and Data Control Unit Data Sheet 22 2007-02-26 The I<sup>2</sup>C / 3-wire Bus Interface gives an external microcontroller full control over important system parameters at any time. It is possible to set the device in three different modes: Slave Mode, Self Polling Mode and Timer Mode. This is done by a state machine which is implemented in the WAKEUP LOGIC unit. A detailed description is given in **Section 2.4.16**. The DATA VALID DETECTOR contains a frequency window counter and an RSSI threshold comparator. The window counter uses the incoming data signal from the data slicer as the gating signal and the crystal oscillator frequency as the timebase to determine the actual datarate. The result is compared with the expected datarate. The threshold comparator compares the actual RSSI level with the expected RSSI level. If both conditions are true the **PwdDD** pin is set to LOW in self polling mode as you can se<u>e in</u> **Section 2.4.16**. This signal can be used as an interrupt for an external $\mu P$ . Because the **PwdDD** pin is bidirectional and open drain driven by an internal pull-up resistor it is possible to apply an external LOW thus enabling the device. ## 2.4.15 Bus Interface and Register Definition The TDA5255 supports the $I^2C$ bus protocol (2 wire) and a 3-wire bus protocol. Operation is selectable by the **BusMode** pin (pin 2) as shown in the following table. All bus pins (BusData, BusCLK, **EN**, BusMode) have a Schmitt-triggered input stage. The BusData pin is bidirectional where the output is open drain driven by an internal $15k\Omega$ pull up resistor. | Table 2-6 Bus | nterface Format | | | | |-----------------------|-----------------|-----------------|-------------|-------------| | Function | BusMode | EN | BusCLK | BusData | | I <sup>2</sup> C Mode | Low | High= inactive, | Clock input | Data in/out | | 3-wire Mode | High | Low= active | | | i2c 3w bus.wmf Figure 2-7 Bus Interface **Note:** The Interface is able to access the internal registers at any time, even in POWER DOWN mode. There is no internal clock necessary for Interface operation. Data Sheet 23 2007-02-26 #### I<sup>2</sup>C Bus Mode In this mode the **BusMode** pin (pin 2) = LOW and the $\overline{EN}$ pin (pin 24) = LOW. #### Data Transition: Data transition on the pin BusData can only occur when BusCLK is LOW. BusData transitions while BusCLK is HIGH will be interpreted as start or stop condition. #### Start Condition (STA): A start condition is defined by a HIGH to LOW transition of the BusData line while BusCLK is HIGH. This start condition must precede any command and initiate a data transfer onto the bus. #### Stop Condition (STO): A stop condition is defined by a LOW to HIGH transition of the BusData line while BusCLK is HIGH. This condition terminates the communication between the devices and forces the bus interface into the initial state. #### Acknowledge (ACK): Indicates a successful data transfer. The transmitter will release the bus after sending 8 bit of data. During the 9th clock cycle the receiver will set the SDA line to LOW level to indicate it has received the 8 bits of data correctly. #### Data Transfer Write Mode: To start the communication, the bus master must initiate a start condition (STA), followed by the 8bit chip address. The chip address for the TDA5255 is fixed as "1110000" (MSB at first). The last bit (LSB=A0) of the chip address byte defines the type of operation to be performed: A0=0, a write operation is selected and A0=1 a read operation is selected. After this comparison the TDA5255 will generate an ACK and awaits the desired sub address byte (00H...0FH) and data bytes. At the end of the data transition the master has to generate the stop condition (STO). #### Data Transfer Read Mode: To start the communication in the read mode, the bus master must initiate a start condition (STA), followed by the 8 bit chip address (write: A0=0), followed by the sub address to read (80H, 81H), followed by the chip address (read: A0=1). After that procedure the data of the selected register (80H, 81H) is read out. During this time the data line has to be kept in HIGH state and the chip sends out the data. At the end of data transition the master has to generate the stop condition (STO). Data Sheet 24 2007-02-26 ## Bus Data Format in I<sup>2</sup>C Mode | Table 2-7 | С | hip ad | dress | Orga | nizatio | on | | | |-----------|---|--------|-------|------|---------|----|-----|--------------------| | MSB | | | | | | | LSB | Function | | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | Chip Address Write | | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | Chip Address Read | | Tab | le 2- | 8 | | | 12 | C I | 3u | s V | Vrite | Mod | le 8 | Bit | | | | | | | | | | | | | | | | | | |-----|-------|---|---|---|----|-------------|-----|-----|-------|-----|------|-----|----|----|----|---------------|----|-----|-----|-----|----|----|----|-----|----|----|-----|-----|-----| | | MSB | | С | | | DDR<br>ITE) | ESS | ; | LSB | | MSB | | | | • | WRIT<br>EH, 0 | , | LSB | | MSB | | | C | ATA | IN | | LSB | | | | STA | 1 | 1 | | 1 | 0 | 0 | 0 | 0 | 0 | ACK | S7 | S6 | S5 | S4 | S3 | S2 | S1 | S0 | ACK | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | ACK | STO | | Tak | ole 2 | 2-9 | | l <sup>2</sup> | CI | Bus | W | rite | Мо | de ' | 16 E | 3it | | | | | | | | | | | | | | | |-----|-------|-----|------|----------------|-----|------|-----|------|-----|------|------|-----|--------|-------|--------|----|-----|-----|-----|-----------|------|-------|---|-----|-----|-----| | | MSB | СН | IP A | DDR | ESS | (WRI | TE) | LSB | | MSB | | | ADDRI | ( | | , | LSB | | мѕв | | DAT | 'A II | ٧ | LSB | | | | | | | | | | | | | | | U | UH( | 08H, 0 | DH, U | =H, UF | Н | | | | | _ | _ | _ | | | | | STA | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | ACK | S7 | S6 | S5 | S4 | S3 | S2 | S1 | S0 | ACK | D15 | <br>D8 AC | < D7 | 7 D6 | 3 | D0 | ACK | STO | | Tal | ble | 2 | -10 | ) | | <sup>2</sup> C | Вι | ıs | Rea | ıd N | /lod | е | | | | | | | | | | | | | | | | | | |-----|-----|------|------|-------|-----|----------------|-----|------|-----|------|------|------|-------|------|----------------|------|----|-----|-----|-----|-----|----|-------|-----|------|-----|-----|-----|-----| | | MS | SB ( | CHIE | P A [ | DDR | ESS | (WR | ITE) | LSB | | MSB | 5 | SUB A | | ESS (<br>, 81H | REAI | D) | LSB | | | MSB | CH | IIP A | DDI | RESS | (RE | AD) | LSB | | | STA | . 1 | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | ACK | S7 | S6 | S5 | S4 | S3 | S2 | S1 | S0 | ACK | STA | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | ACK | | Tal | ble | 2 | -10 | ) | | <sup>2</sup> C | Вι | ıs | Rea | ıd N | /lod | e (d | con | tinı | ıed) | | | | | | | | | | | | | | | | | M | SB | | | | | | | | DAT | A OU | T FR | ом ѕ | UB A | DDRE | SS | | | | | | | LSB | | | | | | | | | R7 | 7 | | | R6 | , | | F | R5 | | R | 4 | | R3 | 3 | | R2 | | | R1 | | | R0 | | | ACK | * | 5 | STO | <sup>\*</sup> mandatory HIGH #### 3-wire Bus Mode In this mode pin 2 (BusMode)= HIGH and Pin 16 (BusData) is in the data input/output pin. Pin 24 $(\overline{\text{EN}})$ is used to activate the bus interface to allow the transfer of data to / from the device. When pin 24 $(\overline{\text{EN}})$ is inactive (HIGH), data transfer is inhibited. #### Data Transition: Data transition on pin 16 (BusData) can only occur if the clock BusCLK is LOW. To perform a data transfer the interface has to be enabled. This is done by setting the $\overline{\text{EN}}$ line to LOW. A serial transfer is done via BusData, BusCLK and $\overline{\text{EN}}$ . The bit stream needs no chip address. #### Data Transfer Write Mode: To start the communication the $\overline{\text{EN}}$ line has to be set to LOW. The desired sub address byte and data bytes have to follow. The subaddress (00H...0FH) determines which of the data bytes are transmitted. At the end of data transition the $\overline{\text{EN}}$ must be HIGH. #### Data transfer Read Mode: To start the communication in the read mode, the $\overline{\text{EN}}$ line has to be set to LOW followed by the sub address to read (80H, 81H). Afterwards the device is ready to read out data. At the end of data transition $\overline{\text{EN}}$ must be HIGH. Data Sheet 25 2007-02-26 #### **Bus Data Format 3-wire Bus Mode** | Table | 2-11 | 3-w | ire Bu | s Writ | e Mod | de | | | | | | | | | | |-------|------|-------|--------|--------|-------|----------|-----|-----|---|------|------|-------|--------|----|-----| | MSB | | SUB A | DDRI | ESS (V | VRITE | i) | LSB | MSB | [ | DATA | IN X | 0 (X= | 7 or 1 | 5) | LSB | | | ( | 0H0 | )8H, 0 | DH, 01 | EH,0F | <u>H</u> | | | | | | | | | | | S7 | S6 | S5 | S4 | S3 | S2 | S1 | S0 | DX | | D5 | D4 | D3 | D2 | D1 | D0 | | Table | 2-12 | 3-w | ire Bu | s Rea | d Moc | le | | | | | | | | | | |-------|------|-------|-------------|-------|-------|----|-----|-----|----|----|------|-------|----|----|-----| | MSB | | SUB A | <b>ADDR</b> | ESS ( | READ | ) | LSB | MSB | | DA | TA O | UT FR | OM | | LSB | | | | | 80H | , 81H | | | | | | S | UB A | DRE | SS | | | | S7 | S6 | S5 | S4 | S3 | S2 | S1 | S0 | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | ## **Register Definition** #### **Sub Addresses Overview** register\_overview.wmf Figure 2-8 Sub Addresses Overview Data Sheet 26 2007-02-26 ## **Subaddress Organization** | Table | 2-1 | 13 | Sı | ub A | \ddr | ess | es of | Data | Registers W | rite | | |-------|-----|----|----|------|------|-----|-------|------|-------------|------------------------------------------|------------| | MSB | | | | | | | LSB | HEX | Function | Description | Bit Length | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00h | CONFIG | General definition of status bits | 16 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01h | FSK | Values for FSK-shift | 16 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02h | XTAL_TUNING | Nominal frequency | 16 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 03h | LPF | I/Q and data filter cutoff frequencies | 8 | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04h | ON_TIME | ON time of wakeup counter | 16 | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 05h | OFF_TIME | OFF time of wakeup counter | 16 | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 06h | COUNT_TH1 | Lower threshold of window counter | 16 | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 07h | COUNT_TH2 | Higher threshold of window counter | 16 | | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 08h | RSSI_TH3 | Threshold for RSSI signal | 8 | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0Dh | CLK_DIV | Configuration and Ratio of clock divider | 8 | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0Eh | XTAL_CONFIG | XTAL configuration | 8 | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0Fh | BLOCK_PD | Building Blocks Power Down | 16 | | Tabl | e 2- | 14 | 5 | Sub | Ad | dre | sses | of D | ata Registers | Read | | |------|------|----|---|-----|----|-----|------|------|---------------|-------------------------------------|------------| | MSB | | | | | | | LSB | HEX | Function | Description | Bit Length | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 80h | STATUS | Results of comparison: ADC & WINDOW | 8 | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 81h | ADC | ADC data out | 8 | ## **Data Byte Specification** | Table 2 | -15 Sub Address 0 | 0H: CONFIG | | |---------|-------------------|----------------------------------------------------------------------------|---------| | Bit | Function | Description | Default | | D15 | SLICER | 0= Lowpass, 1= Peak Detector | 0 | | D14 | ALL_PD | 0= normal operation, 1= all Power down | 0 | | D13 | TESTMODE | 0= normal operation, 1=Testmode | 0 | | D12 | CONTROL | 0= RX/TX and ASK/FSK external controlled, 1= Register controlled | 0 | | D11 | ASK_NFSK | 0= FSK, 1=ASK | 0 | | D10 | RX_NTX | 0= TX, 1=RX | 1 | | D9 | CLK_EN | 0= CLK off during power down, 1= always CLK on, ever in PD | 0 | | D8 | RX_DATA_INV | 0= no Data inversion, 1= Data inversion | 0 | | D7 | D_OUT | 0= Data out if valid, 1= always Data out | 1 | | D6 | ADC_MODE | 0= one shot, 1= continuous | 1 | | D5 | F_COUNT_MODE | 0= one shot, 1= continuous | 1 | | D4 | LNA_GAIN | 0= low gain, 1= high gain | 1 | | D3 | EN_RX | 0= disable receiver, 1= enable receiver (in self polling and timer mode) * | 1 | | D2 | MODE_2 | 0= slave mode, 1= timer mode | 0 | | D1 | MODE_1 | 0= slave or timer mode, 1= self polling mode | 0 | | D0 | PA_PWR | 0= low TX Power, 1= high TX Power | 1 | **Note D3:** Function is <u>only</u> active in selfpolling and timer mode. When D3 is set to LOW the RX path is not enabled if PwdDD pin is set to LOW. A delayed setting of D3 results in a delayed power ON of the RX building blocks. Data Sheet 27 2007-02-26 | Table 2- | -16 Su | b Address 0 | 1H: FSK | | |----------|----------|-------------|-----------------------------|---------| | Bit | Function | Value | Description | Default | | D15 | | | not used | 0 | | D14 | | | not used | 0 | | D13 | FSK+5 | 8pF | Setting for | 0 | | D12 | FSK+4 | 4pF | positive | 0 | | D11 | FSK+3 | 2pF | frequency<br>shift: +FSK or | 1 | | D10 | FSK+2 | 1pF | ASK-RX | 0 | | D9 | FSK+1 | 500fF | | 1 | | D8 | FSK+0 | 250fF | | 0 | | D7 | | | not used | 0 | | D6 | | | not used | 0 | | D5 | FSK-5 | 4pF | Setting for | 0 | | D4 | FSK-4 | 2pF | negative | 0 | | D3 | FSK-3 | 1pF | frequency<br>shift: -FSK | 1 | | D2 | FSK-2 | 500fF | | 1 | | D1 | FSK-1 | 250fF | | 0 | | D0 | FSK-0 | 125fF | | 0 | | Table 2-18 Sub Address 03H: LPF | | | | |---------------------------------|--------------|--------------------------|---------| | Bit | Function | Description | Default | | D7 | Datafilter_3 | | 0 | | D6 | Datafilter_2 | 3dB cutoff | 0 | | D5 | Datafilter_1 | frequency of data filter | 0 | | D4 | Datafilter_0 | data into | 1 | | D3 | IQ_Filter_2 | 3dB cutoff | 1 | | D2 | IQ_Filter_1 | frequency of | 0 | | D1 | IQ_Filter_0 | IQ-filter | 0 | | D0 | not used | | 0 | | Table 2 | ble 2-17 Sub Address 02H: XTAL_TUNING | | | | |---------|---------------------------------------|-------|-------------|---------| | Bit | Function | Value | Description | Default | | D15 | | | not used | 0 | | D14 | | | not used | 0 | | D13 | | | not used | 0 | | D12 | | | not used | 0 | | D11 | | | not used | 0 | | D10 | | | not used | 0 | | D9 | | | not used | 0 | | D8 | | | not used | 0 | | D7 | | | not used | 0 | | D6 | | | not used | 0 | | D5 | Nominal_Frequ_5 | 8pF | Setting for | 0 | | D4 | Nominal_Frequ_4 | 4pF | nominal | 1 | | D3 | Nominal_Frequ_3 | 2pF | frequency | 0 | | D2 | Nominal_Frequ_2 | 1pF | ASK-TX | 0 | | D1 | Nominal_Frequ_1 | 500fF | FSK-RX | 1 | | D0 | Nominal_Frequ_0 | 250fF | | 0 | | Table 2-1 | 9 Sub Addı | Sub Addresses 04H / 05H: ON/OFF_TIME | | | |-----------|----------------|--------------------------------------|---------------------|--| | Bit | Function | Default ON_TIME | Default<br>OFF_TIME | | | D15 | ON_15 / OFF_15 | 1 | 1 | | | D14 | ON_14 / OFF_14 | 1 | 1 | | | D13 | ON_13 / OFF_13 | 1 | 1 | | | D12 | ON_12 / OFF_12 | 1 | 1 | | | D11 | ON_11 / OFF_11 | 1 | 0 | | | D10 | ON_10 / OFF_10 | 1 | 0 | | | D9 | ON_9 / OFF_9 | 1 | 1 | | | D8 | ON_8 / OFF_8 | 0 | 1 | | | D7 | ON_7 / OFF_7 | 1 | 1 | | | D6 | ON_6 / OFF_6 | 1 | 0 | | | D5 | ON_5 / OFF_5 | 0 | 0 | | | D4 | ON_4 / OFF_4 | 0 | 0 | | | D3 | ON_3 / OFF_3 | 0 | 0 | | | D2 | ON_2 / OFF_2 | 0 | 0 | | | D1 | ON_1 / OFF_1 | 0 | 0 | | | D0 | ON_0 / OFF_0 | 0 | 0 | | | Table 2-2 | Table 2-20 Sub Address 06H: COUNT_TH1 | | |-----------|---------------------------------------|---------| | Bit | Function | Default | | D15 | not used | 0 | | D14 | not used | 0 | | D13 | not used | 0 | | D12 | not used | 0 | | D11 | TH1_11 | 0 | | D10 | TH1_10 | 0 | | D9 | TH1_9 | 0 | | D8 | TH1_8 | 0 | | D7 | TH1_7 | 0 | | D6 | TH1_6 | 0 | | D5 | TH1_5 | 0 | | D4 | TH1_4 | 0 | | D3 | TH1_3 | 0 | | D2 | TH1_2 | 0 | | D1 | TH1_1 | 0 | | D0 | TH1_0 | 0 | | Table 2-2 | 1 Sub Address 07H: COUNT_Th | 12 | |-----------|-----------------------------|---------| | Bit | Function | Default | | D15 | not used | 0 | | D14 | not used | 0 | | D13 | not used | 0 | | D12 | not used | 0 | | D11 | TH2_11 | 0 | | D10 | TH2_10 | 0 | | D9 | TH2_9 | 0 | | D8 | TH2_8 | 0 | | D7 | TH2_7 | 0 | | D6 | TH2_6 | 0 | | D5 | TH2_5 | 0 | | D4 | TH2_4 | 0 | | D3 | TH2_3 | 0 | | D2 | TH2_2 | 0 | | D1 | TH2_1 | 0 | | Table 2-22 | Sub Ad | Sub Address 08H: RSSI_TH3 | | |------------|----------|---------------------------|---------| | Bit | Function | Description | Default | | D7 | not used | | 1 | | D6 | SELECT | 0= VCC, 1= RSSI | 1 | | D5 | TH3_5 | | 1 | | D4 | TH3_4 | | 1 | | D3 | TH3_3 | | 1 | | D2 | TH3_2 | | 1 | | D1 | TH3_1 | | 1 | | D0 | TH3_0 | | 1 | | Table 2-23 | Sub Address 0DH: CLK_DIV | | |------------|--------------------------|---------| | Bit | Function | Default | | D7 | not used | 0 | | D6 | not used | 0 | | D5 | DIVMODE_1 | 0 | | D4 | DIVMODE_0 | 0 | | D3 | CLKDIV_3 | 1 | | D2 | CLKDIV_2 | 0 | | D1 | CLKDIV_1 | 0 | | D0 | CLKDIV_0 | 0 | | Table 2 | e 2-24 Sub Address 0EH: XTAL_CONFIG | | | |---------|-------------------------------------|----------------------|---------| | Bit | Function | Description | Default | | D7 | | not used | 0 | | D6 | | not used | 0 | | D5 | | not used | 0 | | D4 | | not used | 0 | | D3 | | not used | 0 | | D2 | FSK-Ramp 0 | only in bipolar mode | 0 | | D1 | FSK-Ramp 1 | | 0 | | D0 | Bipolar_FET | 0= FET, 1=Bipolar | 1 | | Table 2-25 Sub Add | | ress 0FH: BLOCK_PD | | |--------------------|--------------|----------------------------------|---------| | Bit | Function | Description | Default | | D15 | REF_PD | 1= power down Band Gap Reference | 1 | | D14 | RC_PD | 1= power down RC Oscillator | 1 | | D13 | WINDOW_PD | 1= power down Window Counter | 1 | | D12 | ADC_PD | 1= power down ADC | 1 | | D11 | PEAK_DET_PD | 1= power down Peak Detectors | 1 | | D10 | DATA_SLIC_PD | 1= power down Data Slicer | 1 | | D9 | DATA_FIL_PD | 1= power down Data Filter | 1 | | D8 | QUAD_PD | 1= power down Quadri Correlator | 1 | | D7 | LIM_PD | 1= power down Limiter | 1 | | D6 | I/Q_FIL_PD | 1= power down I/Q Filters | 1 | | D5 | MIX2_PD | 1= power down I/Q Mixer | 1 | | D4 | MIX1_PD | 1= power down 1st Mixer | 1 | | D3 | LNA_PD | 1= power down LNA | 1 | | D2 | PA_PD | 1= power down Power Amplifier | 1 | | D1 | PLL_PD | 1= power down PLL | 1 | | D0 | XTAL_PD | 1= power down XTAL Oscillator | 1 | | Table 2 | able 2-26 Sub Address 80H: STATUS | | | |---------|-----------------------------------|-------------------------------------|--| | Bit | Function | Description | | | D7 | COMP_LOW | 1 if data rate < TH1 | | | D6 | COMP_IN | 1 if TH1 < data rate < TH2 | | | D5 | COMP_HIGH | 1 if TH2 < data rate | | | D4 | COMP_0,5*LOW | 1 if data rate < 0,5*TH1 | | | D3 | COMP_0,5*IN | 1 if 0,5*TH1 < data rate < 0,5*TH2 | | | D2 | COMP_0,5*HIGH | 1 if 0,5*TH2 < data rate | | | D1 | RSSI=TH3 | 1 if RSSI value is equal TH3 | | | D0 | RSSI>TH3 | 1 if RSSI value is greater than TH3 | | | Table : | 2-27 S | ub Address 81H: ADC | |---------|----------|-----------------------------| | Bit | Function | Description | | D7 | PD_ADC | ADC power down feedback Bit | | D6 | SELECT | SELECT feedback Bit | | D5 | RSSI_5 | RSSI value Bit5 | | D4 | RSSI_4 | RSSI value Bit4 | | D3 | RSSI_3 | RSSI value Bit3 | | D2 | RSSI_2 | RSSI value Bit2 | | D1 | RSSI_1 | RSSI value Bit1 | | D0 | RSSI_0 | RSSI value Bit0 | ## 2.4.16 Wakeup Logic Figure 2-9 Wakeup Logic States | Table 2-28 MODE settings: CONFIG register | | | | |-------------------------------------------|--------|-------------------|--| | MODE_1 | MODE_2 | Mode | | | 0 | 0 | SLAVE MODE | | | 0 | 1 | TIMER MODE | | | 1 | Х | SELF POLLING MODE | | **SLAVE MODE:** The <u>receive and</u> trans<u>mit</u> operation is fully controlled by an external control device via the respective **RxTx**, **AskFsk**, **PwdDD**, and **Data** pins. The wakeup logic is inactive in this case. After RESET or 1<sup>st</sup> Power-up the chip is in SLAVE MODE. By setting MODE\_1 and MODE\_2 in the CONFIG register the mode may be changed. **SELF POLLING MODE:** The chip turns itself on periodically to receive using a built-in 32kHz RC oscillator. The timing of this is determined by the **ON\_TIME** and **OFF\_TIME** registers, the duty cycle can be set between 0 and 100% in 31.25μs increments. The data detect logic is enabled and a 15μs LOW impulse is provided at **PwdDD** pin (Pin 27), if the received data is valid. Figure 2-10 Timing for Self Polling Mode (ADC & Data Detect in one shot mode) **Note:** The time delay between start of ON time and the 15µs LOW impulse is 2.6ms + 3 period of data rate. Data Sheet 30 2007-02-26 If ADC & Data Detect Logic are in continuous mode the 15µs LOW impulse is applied at **PwdDD** after each data valid decision. In self polling mode if D9=0 (Register 00h) and when **PwdDD** pin level is HIGH the CLK output is on during ON time and off during OFF time. If D9=1, the CLK output is always on. **TIMER MODE:** Only the internal Timer (determined by the **ON\_TIME** and **OFF\_TIME** registers) is active to support an external logic <u>with</u> periodical Interrupts. After ON\_TIME + OFF\_TIME a 15μs LOW impulse is applied at the **PwdDD** pin (Pin 27). timing\_timermode.wmf Figure 2-11 Timing for Timer Mode Please note to add a serial resistor in the VDD supply line as mentioned on page 13 and in Section 4.4 ## 2.4.17 Data Valid Detection, Data Pin Data signals generate a typical spectrum and this can be used to determine if valid data is on air. data\_rate\_detect.wmf Figure 2-12 Frequency and RSSI Window The "data valid" criterion is generated from the result of RSSI-TH3 comparison and $t_{\text{GATE}}$ between TH1 and TH2 result as shown below. In case of Manchester coding the 0,5\*TH1 and 0,5\*TH2 gives improved performance. The use of permanent data valid recognition makes it absolutely necessary to set the RSSI-ADC and the Window counter into continuous mode (Register 00H, Bit D5 = D6 = 1). Data Sheet 31 2007-02-26 data\_valid.wmf Figure 2-13 Data Valid Circuit D\_OUT and RX\_DATA\_INV from the CONFIG register determine the output of data at Pin 28. **RxTxint** and TX\_ON are internally generated signals. In RX and power down mode Data pin (Pin 28) is tied to GND. data\_switch.wmf Figure 2-14 Data Input/Output Circuit ## 2.4.18 Sequence Timer The sequence timer has to control all the enable signals of the analog components inside the chip. The time base is the 32 kHz RC oscillator. After the first POWER ON or RESET a 1 MHz clock is available at the clock output pin. This clock output can be used by an external $\mu P$ to set the system into the desired state and outputs valid data after 500 $\mu s$ (see **Figure 2-15** and **Figure 2-16**, $t_{CLKSU}$ ) There are two possibilities to start the device after a reset or first power on: - PWDDD pin is LOW: Normal operation timing is performed after t<sub>SYSSU</sub> (see Figure 2-15). - PWDDD pin is HIGH (device in power down mode): A clock is offered at the clock output pin until the device is activated (PWDDD pin is pulled to LOW). After the first activation the time t<sub>SYSSU</sub> is required until normal operation timing is performed (see Figure 2-16). This could be used to extend the clock generation without device programming or activation. **Note:** It is **required** to activate the device for the duration of $t_{SYSSU}$ after first power on or a reset. Only if this is done the normal operation timing is performed. Data Sheet 32 2007-02-26 With default settings the clock generating units are disabled during PD, therefore no clock is available at the clock output pin. It is possible to offer a clock signal at the clock output pin every time (also during PD) if the CLK EN Bit in the CONFIG register is set to HIGH. Sequenzer\_Timing\_pupstart.wmf Figure 2-15 1<sup>st</sup> start or reset in active mode Note: The time values are typical values Sequenzer\_Timing\_pdstart.wmf Figure 2-16 1st start or reset in PD mode Note: The time values are typical values <sup>\*</sup> State is either "I" or "O" depending on time of setting into powerdown This means that the device needs $t_{DDSU}$ setup time to start the data detection after RX is activated. When activating TX it requires $t_{TXSU}$ setup time to enable the power amplifier. For timing information refer to **Table 4-3**. For test purposes a TESTMODE is provided by the Sequencer as well. In this mode the BLOCK\_PD register be set to various values. This will override the Sequencer timing. Depending on the settings in Config Register 00H the corresponding building blocks are enabled, as shown in the subsequent figure. sequencer\_raw.wmf Figure 2-17 Sequencer's capability #### 2.4.19 Clock Divider It supports an external logic with a programmable Clock at pin 26 (CLKDIV). clk\_div.wmf Figure 2-18 Clock Divider The Output Selection and Divider Ratio can be set in the CLK\_DIV register. Data Sheet 34 2007-02-26 | <b>Table 2-29</b> | CLK_DIV Output S | election | |-------------------|------------------|-------------------------------| | D5 | D4 | Output | | 0 | 0 | Output from Divider (default) | | 0 | 1 | 18.089MHz | | 1 | 0 | 32kHz | | 1 | 1 | Window Count Complete | **Note:** Data are valid 500 $\mu$ s after the crystal oscillator is enabled (see **Figure 2-15** and **Figure 2-16**, $t_{CLKSU}$ ). | Table 2-30 CLK_DIV Setting | | | / Setting | g | | |----------------------------|----|----|-----------|---------------------|------------------------| | D3 | D2 | D1 | D0 | Total Divider Ratio | Output Frequency [MHz] | | 0 | 0 | 0 | 0 | 2 | 9,0 | | 0 | 0 | 0 | 1 | 4 | 4,5 | | 0 | 0 | 1 | 0 | 6 | 3,0 | | 0 | 0 | 1 | 1 | 8 | 2,25 | | 0 | 1 | 0 | 0 | 10 | 1,80 | | 0 | 1 | 0 | 1 | 12 | 1,50 | | 0 | 1 | 1 | 0 | 14 | 1,28 | | 0 | 1 | 1 | 1 | 16 | 1,125 | | 1 | 0 | 0 | 0 | 18 | 1,00 (default) | | 1 | 0 | 0 | 1 | 20 | 0,90 | | 1 | 0 | 1 | 0 | 22 | 0,82 | | 1 | 0 | 1 | 1 | 24 | 0,75 | | 1 | 1 | 0 | 0 | 26 | 0,69 | | 1 | 1 | 0 | 1 | 28 | 0,64 | | 1 | 1 | 1 | 0 | 30 | 0,60 | | 1 | 1 | 1 | 1 | 32 | 0,56 | **Note:** As long as default settings are used, there is no clock available at the clock output during Power Down. It is possible to enable the clock during Power Down by setting CLK\_EN (Bit D9) in the Config Register (00H) to HIGH. ## 2.4.20 RSSI and Supply Voltage Measurement The input of the 6Bit-ADC can be switched between two different sources: the RSSI voltage (default setting) or a resistor network dividing the Vcc voltage by 5. | Table 2-31 Source for 6Bit-ADC Selection (Register 08H) | | | |---------------------------------------------------------|--------------------|--| | SELECT | Input for 6Bit-ADC | | | 0 | Vcc / 5 | | | 1 | RSSI (default) | | To prevent wrong interpretation of the ADC information (read from Register 81H: ADC) you can use the ADC- Power Down feedback Bit (D7) and the SELECT feedback Bit (D6) which correspond to the actual measurement. **Note:** As shown in **Section 2.4.18** there is a setup time of 2.6ms after RX activating. Thus the measurement of RSSI voltage does only make sense after this setup time. Data Sheet 36 2007-02-26 # 3 Application ## 3.1 LNA and PA Matching ### 3.1.1 RX/TX Switch RX/TX\_Switch.wmf Figure 3-1 RX/TX Switch The RX/TX-switch combines the PA-output and the LNA-input into a single 50 Ohm SMA-connector. Two pin-diodes are used as switching elements. If no current flows through a pin diode, it works as a high impedance for RF with very low capacitance. If the pin-diode is forward biased, it provides a low impedance path for RF. (some $\Omega$ ) ### 3.1.2 Switch in RX-Mode The RX/TX-switch is set to the receive mode by either applying a high level or an open to the RX/TX-jumper on the evalboard or by leaving it open. Then both pin-diodes are not biased and therefore have a high impedance. Data Sheet 37 2007-02-26 RX Mode.wmf ### Figure 3-2 RX-Mode The RF-signal is able to run from the RF-input-SMA-connector to the LNA-input-pin LNI via C1, C2, C7, L3 and C9. R1 does not affect the matching circuit due to its high resistance. The other input of the differential LNA LNIX can always be AC-grounded using a large capacitor without any loss of performance. In this case the differential LNA can be used as a single ended LNA, which is easier to match. The S11 of the LNA at pin LNI on the evalboard is $0.94 / -23^\circ$ (equals a resistor of 1.67kOhm in parallel to a capacitor of 1.5pF) for both high and low-gain-mode of the LNA. (pin LNIX AC-grounded) This impedance has to be matched to 50 Ohm with the parts C9, L3, C7 and C2. C1 is a DC-decoupling-capacitor. On the evalboard the most important matching components are (shunt) L3 and (series)C7, C2. The capacitors is mainly a DC-decoupling-capacitor and may be used for some fine tuning of the matching circuit. A good CAE tool (featuring smith-chart) may be used for the calculation of the values of the components. However, the final values of the matching components always have to be found on the board because of the parasitics of the board, which highly influence the matching circuit at RF. ### Measured Magnitude of S11 of evalboard: S11\_measured\_434.pcx. Figure 3-3 S11 measured Above you can see the measured S11 of the evalboard. The -3dB-points are at 404MHz and 468MHz. So the 3dB-bandwidth is: $$B = f_U - f_L = 468MHz - 404MHz = 64MHz$$ $$Q_L = \frac{f_{center}}{B} = \frac{434,2MHz}{64MHz} = 6,8$$ [3 - 1] The unloaded Q of the resonant circuit is equal to the Q of the inductor due to its losses. $$Q_U = Q_{INDUCTOR} \approx 32 @ 434MHz$$ [3 - 3] An approximation of the losses of the input matching network can be made with the formula: $$LOSS = -20 * \log \left[ 1 - \frac{Q_L}{Q_{U}} \right] = -20 * \log \left[ 1 - \frac{6.8}{32} \right] = 2dB$$ [3 - 4] The noise figure of the LNA-input-matching network is equal to its losses. The input matching network is always a compromise of sensitivity and selectivity. The loaded Q should not get too high because of 2 reasons: more losses in the matching network and hence less sensitivity tolerances of components affect matching too much. This will cause problems in a tuning-free mass production of the application. A good CAE-tool will help to see the effects of component tolerances on the input matching more accurate by tweaking each value. A very high selectivity can be reached by using SAW-filters at the expense of higher cost and lower sensitivity which will be reduced by the losses of the SAW-Filter of approx. 4dB. Image-suppression: Due to the quite high 1<sup>st</sup>-IF of the frontend, the image frequency is quite far away. The image frequency of the receiver is at: $$f_{IMAGE} = f_{SIGNAL} + 2 * f_{IF} = 434,2MHz + 2 * 144,7 = 723,7MHz$$ [3 – 5] The image suppression on the evalboard is about 16dB. #### LO-leakage: The LO of the 1st Mixer is at: $$f_{LO} = f_{RECEIVE} * \frac{4}{3} = 434,2MHz * \frac{4}{3} = 578,9MHz$$ [3 – 6] The LO-leakage of the evalboard on the RF-input is about –102dBm. This is far below the ETSI-radio-regulation-limit for LO-leakage. ### 3.1.3 Switch in TX-Mode The evalboard can be set into the TX-Mode by grounding the RX/TX-jumper on the evalboard or programming the TDA5255 to operate in the TX-Mode. If the IC is programmed to operate in the TX-Mode, the RX/TX-pin will act as an open drain output at a logical LOW. Then a DC-current can flow from VCC to GND via L1, L2, D1, R1 and D2. $$I_{PIN-DIODE} = \frac{Vcc - 2 * V_{FORWARD,PIN-DIODE}}{R_{1}}$$ [3 - 7] Now both pin-diodes are biased with a current of approx. 0.3mA@3V and have a very low impedance for RF. TX\_Mode.wmf Figure 3-4 TX\_Mode R1 does not influence the matching because of its very high resistance. Due to the large capacitance of C1, C6 and C5 the circuit can be further simplified for RF: TX\_Mode\_simplified.wmf Figure 3-5 TX\_Mode\_simplified The LNA-matching is RF-grounded now, so no power is lost in the LNA-input. The PA-matching consists of C2, C3 L2, C4 and L1. When designing the matching of the PA, C2 must not be changed anymore because its value is already fixed by the LNA-input-matching. ## 3.1.4 Power-Amplifier The power amplifier operates in a high efficient class C mode. This mode is characterized by a pulsed operation of the power amplifier transistor at a current flow angle of $\theta << \pi$ . A frequency selective network at the amplifier output passes the fundamental frequency component of the pulse spectrum of the collector current to the load. The load and its resonance transformation to the collector of the power amplifier can be generalized by the equivalent circuit of **Figure 3-6**. The tank circuit L//C//RL in parallel to the output impedance of the transistor should be in resonance at the operating frequency of the transmitter. Figure 3-6 Equivalent power amplifier tank circuit The optimum load at the collector of the power amplifier for "critical" operation under idealized conditions at resonance is: $$R_{LC} = \frac{V_s^2}{2P_O}$$ [3 - 8] A typical value of $R_{IC}$ for an RF output power of $P_{O}$ = 13mW is: $$R_{LC} = \frac{3^2}{2*0.013} = 350\Omega$$ [3 - 9] Critical" operation is characterized by the RF peak voltage swing at the collector of the PA transistor to just reach the supply voltage $V_S$ . The high efficiency under "critical" operating conditions can be explained by the low power loss at the transistor. During the conducting phase of the transistor there is no or only a very small collector voltage present, thus minimizing the power loss of the transistor ( $i_C^*u_{CE}$ ). This is particularly true for low current flow angles of $\theta <<\pi$ . In practice the RF-saturation voltage of the PA transistor and other parasitics will reduce the "critical" $R_{IC}$ . The output power $P_0$ will be reduced when operating in an "overcritical" mode at a $R_L > R_{LC}$ . As shown in Figure 3-7, however, power efficiency E (and bandwidth) will increase by some degree when operating at higher $R_I$ . The collector efficiency E is defined as $$E = \frac{P_O}{V_c I_C}$$ [3 – 10] The diagram of Figure 3-7 has been measured directly at the PA-output at $V_S$ =3V. A power loss in the matching circuit of about 3dB will decrease the output power. As shown in the diagram, 250 Ohm is the optimum impedance for operation at 3V. For an approximation of $R_{OPT}$ and $P_{OUT}$ at other supply voltages those 2 formulas can be used: $$R_{OPT} \sim V_S$$ [3 – 11] and $$P_{OUT} \sim R_{OPT}$$ [3 – 12] Power\_E\_vs\_RL\_434.wmf Figure 3-7 Output power $P_O$ (mW) and collector efficiency E vs. load resistor $R_L$ . The DC collector current $I_C$ of the power amplifier and the RF output power $P_O$ vary with the load resistor $R_L$ . This is typical for overcritical operation of class C amplifiers. The collector current will show a characteristic dip at the resonance frequency for this type of "overcritical" operation. The depth of this dip will increase with higher values of $R_I$ . As **Figure 3-8** shows, detuning beyond the bandwidth of the matching circuit results in a significant increase of collector current of the power amplifier and in some loss of output power. This diagram shows the data for the circuit of the test board at the frequency of 434MHz. The effective load resistor of this circuit is $R_L$ = 250Ohm, which is the optimum impedance for operation at 3V. This will lead to a dip of the collector current f approx. 20%. pout\_vs\_frequ\_434.wmf Figure 3-8 Power output and collector current vs. frequency C4, L2 and C3||C2 are the main matching components which are used to transform the 50 Ohm load at the SMA-RF-connector to a higher impedance at the PA-output (250Ohm@3V). L1 can be used for finetuning of the resonance frequency but should not be too low in order to keep its loss low. The transformed impedance of 250Ohm+j0 at the PA-output-pin can be verified with a network analyzer using this measurement procedure: - 1. Calibrate your network analyzer. - 2. Connect a short, low-loss 50 Ohm cable to your network analyzer with an open end on one side. Semirigid cable works best. - 3. Use the "Port Extension" feature of your network analyzer to shift the reference plane of your network analyzer to the open end of the cable. - 4. Connect the center-conductor of the cable to the solder pad of the pin "PA" of the IC. The shield has to be grounded. Very short connections must be used. Do not remove the IC or any part of the matching-components! - 5. Screw a 500hm-dummy-load on the RF-I/O-SMA-connector - 6. The TDA5255 has to be in ASK-TX-Mode, Data-Input=LOW. - 7. Be sure that your network analyzer is AC-coupled and turn on the power supply of the IC. - 8. Measure the S-parameter Sparam\_measured\_434.pcx Figure 3-9 Sparam\_measured\_200M Above you can see the measurement of the evalboard with a span of 200MHz. The evalboard has been optimized for 3V. The load is about 250+j0 at 434,2MHz. A tuning-free realization requires a careful design of the components within the matching network. A simple linear CAE-tool will help to see the influence of tolerances of matching components. Suppression of spurious harmonics may require some additional filtering within the antenna matching circuit. Both can be seen in **Figure 3-10** and **Figure 3-11** The total spectrum of the evalboard can be summarized as: | Carrier fc | +9dBm | |--------------------------|--------| | fc-18.1MHz | -71dBm | | fc+18.1MHz | -71dBm | | 2 <sup>nd</sup> harmonic | -45dBm | | 3 <sup>rd</sup> harmonic | -48dBm | spectrum1.bmp Figure 3-10 Transmit Spectrum 3GHz spektrum2.bmp Figure 3-11 Transmit Spectrum 300MHz Regarding CEPT ERC recommendation 70-03 and ETSI regulation EN 300220 both of the following figures show full compliance in case of ASK and FSK modulation spectrum. Data signal is a Manchester encoded PRBS9 (Pseudo Random Binary Sequence), RF output power is +9dBm at a supply voltage of 3V. With these settings ASK allows a maximum data rate of 100kBaud and FSK can handle with up to 32kBaud, both Manchester encoded. See also **Section 4.1.4** ASK\_100kBaud\_Manch\_PRBS9\_9dBm\_3V\_Spectrum\_CEPT\_ERC7003.wmf Figure 3-12 ASK Transmit Spectrum 100kBaud, Manch, PRBS9, 9dBm, 3V $FSK\_32kBaud\_Manch\_PRBS9\_9dBm\_3V\_Spectrum\_CEPT\_ERC7003.wmf$ Figure 3-13 FSK Transmit Spectrum 32kBaud, Manch, PRBS9, 9dBm, 3V ## 3.2 Crystal Oscillator The equivalent schematic of the crystal with its parameters specified by the crystal manufacturer can be taken from the subsequent figure. Here also the load capacitance of the crystal $C_L$ , which the crystal wants to see in order to oscillate at the desired frequency, can be seen. Crystal.wmf Figure 3-14 Crystal L<sub>1</sub>: motional inductance of the crystal C<sub>1</sub>: motional capacitance of the crystal C<sub>0</sub>: shunt capacitance of the crystal Therefore the **Resonant Frequency f**<sub>S</sub> of the crystal is defined as: $$f_S = \frac{1}{2\pi\sqrt{L_1 * C_1}}$$ [3 – 13] The Series Load Resonant Frequency fs' of the crystal is defined as: $$f_{s} = \frac{1}{2\pi\sqrt{L_{1}*C_{1}}}*\sqrt{1+\frac{C_{1}}{C_{0}+C_{L}}}$$ [3 - 14] regarding Figure 3-14 $f_{\text{S}}$ ' is the nominal frequency of the crystal with a specified load when tested by the crystal manufacturer. **Pulling Sensitivity** of the crystal is defined as the magnitude of the relative change in frequency relating to the variation of the load capacitor. $$\frac{\delta D}{\delta C_L} = \frac{\delta f_s / f_s}{\delta C_L} = \frac{-C_1}{2(C_0 + C_L)^2}$$ [3 - 15] Choosing $C_L$ as large as possible results in a small pulling sensitivity. On the other hand a small $C_L$ keeps the influence of the serial inductance and the tolerances associated to it small (see **formula [3-17]**). #### Start-up Time $$t_{Start} \sim \frac{L_1}{|-R| - R_{ext}}$$ [3 - 16] where: -R: is the negative impedance of the oscillator see Figure 3-15 R<sub>ext</sub>: is the sum of all external resistances (e.g. R<sub>1</sub> or any other resistance that may be present in the circuit, see Figure 3-14 The proportionality of $L_1$ and $C_1$ of the crystal is defined by **formula [3-13]**. For a crystal with a small $C_1$ the start -up time will also be slower. Typically the lower the value of the crystal frequency, the lower the $C_1$ . A short **conclusion** regarding crystal and crystal oscillator dependencies is shown in the following table: | Table 3-1 Crystal and crystal oscilator dependency | | | | | |----------------------------------------------------|--------------------|--------------------------|-------------------|--| | | | Result | | | | Independent variable | Relative Tolerance | <b>Maximum Deviation</b> | <b>t</b> Start-up | | | C <sub>1</sub> > | >> | >> | < | | | C <sub>0</sub> > | < | < | - | | | frequency of quartz > | >>> | > | << | | | Losc > | >> | > | - | | | C <sub>L</sub> > | > | < | - | | The crystal oscillator in the TDA5255 is a NIC (negative impedance converter) oscillator type. The input impedance of this oscillator is a negative impedance in series to an inductance. Therefore the load capacitance of the crystal $C_L$ (specified by the crystal supplier) is transformed to the capacitance $C_v$ as shown in **formula [3-17].** QOSZ\_NIC.wmf Figure 3-15 Crystal Oscillator $$C_L = \frac{1}{\frac{1}{C_V} - \omega^2 L_{OSC}} \leftrightarrow C_V = \frac{1}{\frac{1}{C_L} + \omega^2 L_{OSC}}$$ [3 - 17] C<sub>I</sub>: crystal load capacitance for nominal frequency ω: angular frequency $L_{OSC}$ : inductivity of the crystal oscillator - typ: $2.7\mu H$ with pad of board 2.45µH without pad With the aid of this formula it becomes obvious that the higher the serial capacitance $C_V$ is, the higher is the influence of $L_{OSC}$ . The tolerance of the internal oscillator inductivity is much higher, so the inductivity is the dominating value for the tolerance. FSK modulation and tuning are achieved by a variation of C<sub>v</sub>. In case of small frequency deviations (up to +/- 1000 ppm), the desired load capacitances for FSK modulation are frequency depending and can be calculated with the formula below. $$C_{L\pm} = \frac{C_{L} \mp C_{0} \cdot \frac{\Delta f}{N \cdot f} \cdot \left(1 + \frac{2 \cdot (C_{0} + C_{L})}{C_{1}}\right)}{1 \pm \frac{\Delta f}{N \cdot f} \cdot \left(1 + \frac{2 \cdot (C_{0} + C_{L})}{C_{1}}\right)}$$ [3 – 18] C<sub>I</sub>: crystal load capacitance for nominal frequency C<sub>0</sub>: shunt capacitance of the crystalC<sub>1</sub>: motional capacitance of the crystal f: crystal oscillator frequencyN: division ratio of the PLLΔf: peak frequency deviation With $C_{L^+}$ and $C_{L^-}$ the necessary $C_{v^+}$ for FSK HIGH and $C_{v^-}$ for FSK LOW can be calculated. Alternatively, an external AC coupled (10nF in series to 1k $\Omega$ ) signal can be applied at **pin 19 (Xout)**. The drive level should be approximately 100mVpp. ## 3.2.1 Synthesizer Frequency setting Generating ASK and FSK modulation 3 setable frequencies are necessary. ### 3.2.1.1 Possible crystal oscillator frequencies The resulting possible crystal oscillator frequencies are shown in the following Figure 3-16 free\_reg.wmf #### Figure 3-16 possible crystal oscillator frequencies In ASK receive mode the crystal oscillator is set to frequency $f_2$ to realize the necessary frequency offset to receive the ASK signal at $f_0$ \*N (N: division ratio of the PLL). To set the 3 different frequencies 3 different $C_v$ are necessary. Via internal switches 3 external capacitors can be combined to generate the necessary $C_v$ in case of ASK- or FSK-modulation. Internal banks of switchable capacitors allow the finetuning of these frequencies. ## 3.2.2 Transmit/Receive ASK/FSK Frequency Assignment Depending on whether the device operates in transmit or receive mode or whether it operates in ASK or FSK the following cases can be distinguished: ### 3.2.2.1 FSK-mode In **transmit** mode the two frequencies representing logical HIGH and LOW data states have to be adjusted depending on the intended frequency deviation and separately according to the following formulas: $$f_{COSC HI} = (f_{RF} + f_{DEV}) / 24$$ $f_{COSC LOW} = (f_{RF} - f_{DEV}) / 24$ [3 – 19] Data Sheet 51 2007-02-26 e.g. $$f_{COSC HI}$$ = (434,16E6 + 35E3) / 24= 18.09146MHz $f_{COSC LOW}$ = (434,16E6 - 35E3) / 24= 18.08854MHz with a frequency deviation of 35kHz. **Figure 3-17** shows the configuration of the switches and the capacitors to achieve the 2 desired frequencies. Gray parts of the schematics indicate inactive parts. For FSK modulation the ASK-switch is always open. For **FSK LOW** the FSK-switch is closed and $C_{v2}$ and $C_{tune2}$ are bypassed. The effective $C_{v-}$ is given by: $$C_{V_{-}} = C_{v1} + C_{total} ag{3-20}$$ For finetuning C<sub>tune1</sub> can be varied over a range of 8 pF in steps of 125fF. The switches of this C-bank are controlled by the bits **D0** to **D5** in the **FSK** register (subaddress 01H, see **Table 3-6**). For **FSK HIGH** the FSK-switch is open. So the effective $C_{v+}$ is given by: $$C_{v+} = \frac{(C_{v1} + C_{tune1}) \cdot (C_{v2} + C_{tune2})}{C_{v1} + C_{tune1} + C_{v2} + C_{tune2}}$$ [3 – 21] The C-bank $C_{tune2}$ can be varied over a range of 16 pF in steps of 250fF for finetuning of the FSK HIGH frequency. The switches of this C-bank are controlled by the bits **D8** to **D13** in the **FSK** register (subaddress 01H, **see Table 3-6**). QOSC\_FSK.wmf Figure 3-17 FSK modulation e.g. ### **Application** In **receive** mode the crystal oscillator frequency is set to yield a direct-to-zero conversion of the receive data. Thus the frequency may be calculated as $$f_{COSC} = f_{RF} / 24,$$ [3 – 22] $$f_{COSC} = 434,16E6 / 24 = 18.09MHz$$ which is identical to the ASK transmit case. QOSC\_ASK.wmf ### Figure 3-18 FSK receive In this case the ASK-switch is closed. The necessary C<sub>vm</sub> is given by: $$C_{vm} = \frac{(C_{v1} + C_{tune1}) \cdot (C_{v2} + C_{v3} + C_{tune2})}{C_{v1} + C_{tune1} + C_{v2} + C_{v3} + C_{tune2}}$$ [3 – 23] The C-bank $C_{tune2}$ can be varied over a range of 16 pF in steps of 250fF for finetuning of the FSK receive frequency. In this case the switches of the C-bank are controlled by the bits **D0** to **D5** of the **XTAL TUNING** register (subaddress 02H, **see Table 3-5**). ### 3.2.2.2 ASK-mode: In **transmit** mode the crystal oscillator frequency is the same as in the FSK receive case, **see** Figure 3-18. In **receive** mode a receive frequency offset is necessary as the limiters feedback is AC-coupled. This offset is achieved by setting the oscillator frequency to the FSK HIGH transmit frequency, **see Figure 3-17**. #### 3.2.3 Parasitics For the correct calculation of the external capacitors the parasitic capacitances of the pins and the switches $(C_{20}, C_{21}, C_{22})$ have to be taken into account. Data Sheet 53 2007-02-26 QOSC parasitics.wmf Figure 3-19 parasitics of the switching network | Table 3-2 Typical values | Typical values of parasitic capacitances | | | |--------------------------|------------------------------------------|--|--| | Name Value | | | | | C <sub>20</sub> | 4,6 pF | | | | C <sub>21</sub> | FSK-: 2,8 pF / FSK+&ASK: 2.2pF | | | | C <sub>22</sub> | 1 pF | | | With the given parasitics the actual $C_{\nu}$ can be calculated: $$C_{v-} = C_{v1} + C_{tune1} + C_{21}$$ [3 – 24] $$C_{v+} = \frac{(C_{v1} + C_{tune1}) \cdot (C_{v2} + C_{20} + C_{tune2})}{C_{v1} + C_{tune1} + C_{v2} + C_{20} + C_{tune2}} + C_{21}$$ [3 - 25] $$C_{vm} = \frac{(C_{v1} + C_{tune1}) \cdot (C_{v2} + C_{20} + C_{v3} + C_{22} + C_{tune2})}{C_{v1} + C_{tune1} + C_{v2} + C_{20} + C_{v3} + C_{22} + C_{tune2}} + C_{21}$$ [3 - 26] Note: Please keep in mind also to include the Pad parasitics of the circuit board. ## 3.2.4 Calculation of the external capacitors 1. Determination of necessary crystal frequency using formula [3-19]. e.g. $$f_{FSK-} = f_{COSC LOW}$$ 2. Determine corresponding C<sub>l oad</sub> applying **formula [3-18]**. e.g. $$C_{L FSK}^- = C_{L \pm}$$ 3. Necessary C<sub>V</sub> using formula [3-17]. e.g. $$C_{V-} = \frac{1}{\frac{1}{C_{I-FSK-}} + (2\pi f_{FSK-})^2 * L_{OSC}}$$ 1. When the necessary $C_v$ for the 3 frequencies ( $C_{v-}$ for FSK LOW, $C_{v+}$ for FSK HIGH and $C_{vm}$ for FSK-receive) are known the external capacitors and the internal tuning caps can be calculated using the following formulas: -FSK: $$C_{v1} + C_{tune1} = C_{v-} - C_{21}$$ [3 – 27] +FSK: $$C_{v2} + C_{tune2} = \frac{(C_{v1} + C_{tune1}) \cdot (C_{v+} - C_{21})}{(C_{v1} + C_{tune1}) - (C_{v+} - C_{21})} - C_{20}$$ [3 – 28] FSK\_RX: $$C_{v3} + C_{tune2} = \frac{(C_{v1} + C_{tune1}) \cdot (C_{vm} - C_{21})}{(C_{v1} + C_{tune1}) - (C_{vm} - C_{21})} - C_{20} - C_{v2} - C_{22}$$ [3 - 29] To compensate frequency errors due to crystal and component tolerance $C_{v1}$ , $C_{v2}$ and $C_{v3}$ have to be varied. To enable this correction, half of the necessary capacitance variation has to be realized with the internal C-banks. If no finetuning is intended it is recommended to leave XIN (Pin 21) open. So the parasitic capacitance of Pin 21 has no effect. Note: Please keep in mind also to include the Pad parasitics of the circuit board. In the suitable range for the serial capacitor, either capacitors with a tolerance of 0.1pF or 1% are available. A spreadsheet, which can be used to predict the total frequency error by simply entering the crystal specification, may be obtained from Infineon. #### 3.2.5 FSK-switch modes The FSK-switch can be used either in a bipolar or in a FET mode. The mode of this switch is controlled by bit **D0** of the **XTAL\_CONFIG** register (subaddress 0EH). In the bipolar mode the FSK-switch can be controlled by a ramp function. This ramp function is set by the bits D1 and D2 of the XTAL\_CONFIG register (subadress 0EH). With these modes of the FSK-switch the bandwidth of the FSK spectrum can be influenced. When working in the FET mode the power consumption can be reduced by about 200 µA. The default mode is bipolar switch with no ramp function (D0 = 1, D1 = D2 = 0), which is suitable for all bitrates. | Table 3 | Table 3-3 Sub Address 0EH: XTAL_CONFIG | | | | | | |---------|----------------------------------------|------|-------------------|----------------------------|-----------------|--| | D0 | D1 | D2 | Switch mode | Ramp time | Max. Bitrate | | | 0 | n.a. | n.a. | FET | < 0.2 μs | > 32 kBit/s NRZ | | | 1 | 0 | 0 | bipolar (default) | <b>&lt; 0.2</b> μ <b>s</b> | > 32 kBit/s NRZ | | | 1 | 1 | 0 | bipolar | 4 μs | 32 kBit/s NRZ | | | 1 | 0 | 1 | bipolar | 8 μs | 16 kBit/s NRZ | | | 1 | 1 | 1 | bipolar | 12 μs | 12 kBit/s NRZ | | ## 3.2.6 Finetuning and FSK modulation relevant registers Case FSK-RX or ASK-TX (Ctune2): | Table 3- | 4 Sub Address 02H: XT | Sub Address 02H: XTAL_TUNING | | | | | | |----------|-----------------------|------------------------------|-----------------------|---------|--|--|--| | Bit | Function | Value | Description | Default | | | | | D5 | Nominal_Frequ_5 | 8pF | Setting for | 0 | | | | | D4 | Nominal_Frequ_4 | 4pF | nominal | 1 | | | | | D3 | Nominal_Frequ_3 | 2pF | frequency | 0 | | | | | D2 | Nominal_Frequ_2 | 1pF | ASK-TX | 0 | | | | | D1 | Nominal_Frequ_1 | 500fF | FSK-RX | 1 | | | | | D0 | Nominal_Frequ_0 | 250fF | (C <sub>tune2</sub> ) | 0 | | | | # Case FSK-TX or ASK-RX ( $\mathbf{C}_{tune1}$ and $\mathbf{C}_{tune2}$ ): | Table 3- | Sub Address 01H: FS | K | | | |----------|---------------------|-------|-----------------------|---------| | Bit | Function | Value | Description | Default | | D13 | FSK+5 | 8pF | Setting for | 0 | | D12 | FSK+4 | 4pF | positive | 0 | | D11 | FSK+3 | 2pF | frequency | 1 | | D10 | FSK+2 | 1pF | shift: +FSK | 0 | | D9 | FSK+1 | 500fF | or ASK-RX | 1 | | D8 | FSK+0 | 250fF | (C <sub>tune2</sub> ) | 0 | | D5 | FSK-5 | 4pF | Setting for | 0 | | D4 | FSK-4 | 2pF | negative | 0 | | D3 | FSK-3 | 1pF | frequency | 1 | | D2 | FSK-2 | 500fF | shift: -FSK | 1 | | D1 | FSK-1 | 250fF | (C <sub>tune1</sub> ) | 0 | | D0 | FSK-0 | 125fF | | 0 | #### **Default values** In case of using the evaluation board, the crystal with its typical parameters (fp=18.08958MHz, $C_1$ =8fF, $C_0$ =2,08pF, $C_L$ =20pF) and external capacitors with Cv1=10pF, Cv2=1.8pF, Cv3=15pF each are used the following default states are set in the device. | Table 3-6 Default oscillator settings | | | | | | |---------------------------------------|------------|--|--|--|--| | Operating state | Frequency | | | | | | ASK-TX / FSK-RX | 434.16 MHz | | | | | | +FSK-TX / ASK-RX | +35 kHz | | | | | | -FSK-TX | -35 kHz | | | | | ### 3.2.7 Chip and System Tolerances Quartz: fp=18.08958MHz; C1=8fF; C0=2,08pF; CL=20pF (typical values) Cv1=10pF, Cv2=1.8pF, Cv3=15pF | Table 3-7 | Internal Tuning | | | |-----------|-------------------------|---------------------------------|----------------| | | Part | Frequency tolerance<br>@ 434MHz | Rel. tolerance | | | Frequency set accuracy | +/- 1.3kHz | +/- 3ppm | | - | Temperature (-40+85C) | +/- 3.5kHz | +/- 8ppm | | ( | Supply Voltage(2.15.5V) | +/- 0.9kHz | +/- 2ppm | | | Total | +/- 5.7kHz | +/- 13ppm | | Table 3-8 Default Setup (without internal tuning & without Pin21 usage) | | | | | | |-------------------------------------------------------------------------|------|---------------------------------|----------------|--|--| | Part | | Frequency tolerance<br>@ 434MHz | Rel. tolerance | | | | Internal capacitors (+/- | 10%) | +/- 3.5kHz | +/- 8ppm | | | | Inductivity of the crystal oscillator | | +/- 10.8kHz | +/- 25ppm | | | | Temperature (-40+85C) | | +/- 3.5kHz | +/- 8ppm | | | | Supply Voltage (2.15.5V) | | +/- 0.9kHz | +/- 2ppm | | | | Total | | +/- 18.7kHz | +/- 43ppm | | | Tolerance values in **Table 3-8** are valid, if pin 21 is not connected. Establishing the connection to pin 21 the tolerances increase by +/- 27ppm (internal capacitors), if internal tuning is not used. Concerning the frequency tolerances of the whole system also crystal tolerances (tuning tolerances, temperature stability, tolerance of $C_L$ ) have to be considered. In addition to the chip tolerances also the crystal and external component tolerances have to be considered in the tuning and non-tuning case. In case of internal tuning: The crystal on the evaluation board has a temperature stability of +/-20ppm (or +/- 8.7kHz), which must be added to the total tolerances in worst case. It's possible to choose a crystal compensating the oscillators temperature drift in a certain range and thus the overall temperature tolerances are minimized. In case of default setup (without internal tuning and without usage of pin 21) the temperature stability and tuning tolerance of the crystal as well as the tolerance of the external capacitors (+/-0.1pF) have to be added. The crystal on the evaluation board has a temperature stability of +/-20ppm (or +/- 8.7kHz) and a tuning tolerance of +/- 10ppm (or +/- 4.4 kHz). The external capacitors add a tolerance of +/- 3.5ppm (or +/- 1.5kHz). Here also the overall temperature tolerances can be reduced when applying an appropriate temperature drift of the crystal. The frequency stabilities of both the receiver and the transmitter and the modulation bandwidth set the limit for the bandwidth of the IQ filter. To achieve a high receiver sensitivity and efficient suppression of adjacent interference signals, the narrowest possible IQ bandwidth should be realized (see Section 3.3). #### 3.3 IQ-Filter The IQ-Filter should be set to values corresponding to the RF-bandwidth of the received RF signal via the **D1** to **D3** bits of the **LPF** register (subaddress 03H). | Table 3-9 | 3dB | cutoff fre | quencies I/Q Filter | | |-----------|-----|------------|----------------------------------------------------|----------------------------------------------------| | D3 | D2 | D1 | nominal f <sub>-3dB</sub> in kHz<br>(programmable) | resulting effective<br>channel<br>bandwidth in kHz | | 0 | 0 | 0 | not used | | | 0 | 0 | 1 | 350 | 700 | | 0 | 1 | 0 | 250 | 500 | | 0 | 1 | 1 | 200 | 400 | | 1 | 0 | 0 | 150 (default) | 300 | | 1 | 0 | 1 | 100 | 200 | | 1 | 1 | 0 | 50 | 100 | | 1 | 1 | 1 | not used | | Data Sheet 58 2007-02-26 Figure 3-20 I/Q Filter Characteristics iq\_char.wmf Figure 3-21 IQ Filter and frequency characteristics of the receive system ## 3.4 Data Filter The Data-Filter should be set to values corresponding to the bandwidth of the transmitted Data signal via the D4 to D7 bits of the LPF register (subaddress 03H). | Table 3-10 | Table 3-10 3dB cutoff frequencies Data Filter | | | | | |------------|-----------------------------------------------|----|----|----------------------------------|--| | D7 | D6 | D5 | D4 | nominal f <sub>-3dB</sub> in kHz | | | 0 | 0 | 0 | 0 | 5 | | | 0 | 0 | 0 | 1 | 7 (default) | | | 0 | 0 | 1 | 0 | 9 | | | 0 | 0 | 1 | 1 | 11 | | | 0 | 1 | 0 | 0 | 14 | | | 0 | 1 | 0 | 1 | 18 | | | 0 | 1 | 1 | 0 | 23 | | | 0 | 1 | 1 | 1 | 28 | | | 1 | 0 | 0 | 0 | 32 | | | 1 | 0 | 0 | 1 | 39 | | | 1 | 0 | 1 | 0 | 49 | | | 1 | 0 | 1 | 1 | 55 | | | 1 | 1 | 0 | 0 | 64 | | | 1 | 1 | 0 | 1 | 73 | | | 1 | 1 | 1 | 0 | 86 | | | 1 | 1 | 1 | 1 | 102 | | ### 3.5 Limiter and RSSI The I/Q Limiters are DC coupled multistage amplifiers with offset-compensating feedback circuit and an overall gain of approximately 80dB each in the frequency range of 100Hz up to 350kHz. Receive Signal Strength Indicator (RSSI) generators are included in both limiters which produce DC voltages that are directly proportional to the input signal level in the respective channels. The resulting I- and Q-channel RSSI-signals are summed to the nominal RSSI signal. limiter input.wmf Figure 3-22 Limiter and Pinning The DC offset compensation needs 2.2ms after Power On or Tx/Rx switch. This time is hard wired and independent from external capacitors $C_C$ on pins 31 to 38. The maximum value for this capacitors is 47nF. RSSI accuracy settling time = 2.2ms + 5\*RC=2.2ms+5\*37k\*2.2nF=2.6ms R - internal resistor; C - external capacitor at Pin 29 | Table 3-11 l | imiter Bandwidth | | | |--------------|------------------|-----------|---------------------------| | Cc | f3dB | f3dB | Comment | | | lower limit | upper | | | [nF] | [Hz] | limit | | | 220 | 100 | IQ Filter | setup time not guaranteed | | 100 | 220 | - II - | setup time not guaranteed | | 47 | 470 | - II - | Eval Board | | 22 | 1000 | - II - | | | 10 | 2200 | - II - | | Figure 3-23 Limiter frequency characteristics Data Sheet 61 2007-02-26 Figure 3-24 Typ. RSSI Level (Eval Board) @3V ## 3.6 Data Slicer - Slicing Level The data slicer is an analog-to-digital converter. It is necessary to generate a threshold value for the negative comparator input (data slicer). The TDA5255 offers an RC integrator and a peak detector which can be selected via logic. Independent of the choice, the peak detector outputs are always active. ## 3.6.1 RC Integrator | Table 3 | -12 Sub Address 0 | Sub Address 00H: CONFIG | | | | | |---------|-------------------|-------------------------|---------|-----|--|--| | Bit | Function | Description | Default | SET | | | | D15 | SLICER | 0= LP, 1= Peak Detector | 0 | 0 | | | Necessary external component (Pin14): C<sub>SLC</sub> This integrator generates the mean value of the data filter output. For a stable threshold value, the cut-off frequency has to be lower than the lowest signal frequency. The cutoff frequency results from the internal resistance $R=100k\Omega$ and the external capacitor $C_{SLC}$ on **Pin14**. Cut-off frequency: $$f_{cut-off} = \frac{1}{2\pi \cdot 100 \, k\Omega \cdot C_{SLC}} < Min \left\{ f_{Signal} \right\}$$ [3 – 30] Component calculation: (rule of thumb) T<sub>I</sub> – longest period of no signal change $$C_{SLC} \ge \frac{3 \cdot T_L}{100 \ k\Omega}$$ [3 – 31] Figure 3-25 Slicer Level using RC Integrator ### 3.6.2 Peak Detectors | Table 3-1 | 13 Sub Address ( | Sub Address 00H: CONFIG | | | | | |-----------|------------------|-------------------------|---------|-----|--|--| | Bit | Function | Description | Default | SET | | | | D15 | SLICER | 0= LP, 1= Peak Detector | 0 | 1 | | | The TDA5255 has two peak detectors built in, one for positive peaks in the data stream and the other for the negative ones. Necessary external components: - Pin12: C<sub>N</sub> - Pin13: C<sub>P</sub> Figure 3-26 Slicer Level using Peak Detector For applications requiring fast attack and slow release from the threshold value it is reasonable to use the peak detectors. The threshold value is generated by an internal voltage divider. The release time is defined by the internal resistance values and the external capacitors. $$\tau_{posPkD} = 100 \ k \ \Omega \cdot C_{p}$$ [3 – 32] $$\tau_{negPkD} = 100 k \Omega \cdot C_n$$ [3 - 33] PkD\_timing.wmf Figure 3-27 Peak Detector timing Component calculation: (rule of thumb) $$C_{p} \geq \frac{2 \cdot T_{L1}}{100k\Omega}$$ [3 – 34] T<sub>I,1</sub> – longest period of no signal change (LOW signal) $$C_n \ge \frac{2 \cdot T_{L2}}{100k\Omega}$$ $T_{1,2}$ – longest period of no signal change (HIGH signal) [3 – 35] ## 3.6.3 Peak Detector - Analog output signal The TDA5255 data output can be digital (pin 28) or in analog form by using the peak detector output and changing some settings. To get an analog data output the slicer must be set to **lowpass mode (Reg. 0, D15 = LP = 0)** and the peak detector capacitor at pin 12 or 13 has to be changed to a resistor of about 47kOhm. PkD\_analog.wmf Figure 3-28 Peak Detector as analog Buffer (v=1) ### 3.6.4 Peak Detector – Power Down Mode For a safe and fast threshold value generation the peak detector is turned on by the sequencer circuit (see **Section 2.4.18**) only after the entire receiving path is active. In the off state the output of the positive peak detector is tied down to GND and the output of the negative peak detector is pulled up to VCC. Data Sheet 65 2007-02-26 PKD\_PWDN.wmff Figure 3-29 Peak detector - power down mode PkD\_PWDN3.wmf Figure 3-30 Power down mode ### 3.7 Data Valid Detection In order to detect valid data two criteria must be fulfilled. One criteria is the data rate, which can be set in register 06h and 07h. The other one is the received RF power level, which can be set in register 08h in form of the RSSI threshold voltage. Thus for using the data valid detection FSK modulation is recommended. Data Sheet 66 2007-02-26 Timing for data detection looks like the following. Two settings are possible: "Continuous" and "Single Shot", which can be set by D5 and D6 in register 00H. Frequ\_Detect\_Timing\_continuous.wmf Figure 3-31 Frequency Detection timing in continuous mode **Note 1:** Chip internal signal "Sequencer enables data detection" has a LOW to HIGH transition about 2.6ms after RX is activated (see **Figure 2-15**). **Note 2:** The positive edge of the "Window Count Complete" signal latches the result of comparison of the analog to digital converted RSSI voltage with TH3 (register 08H). A logic combination of this output and the result of the comparison with single/double $TH_X$ defines the internal signal "data\_valid". Figure 3-31 shows that the logic is ready for the next conversion after 3 periods of the data signal. Timing in Single Shot mode can be seen in the subsequent figure: Frequ\_Detect\_Timing\_singleShot\_wmf Figure 3-32 Frequency Detection timing in Single Shot mode ## 3.7.1 Frequency Window for Data Rate Detection The high time of data is used to measure the frequency of the data signal. For Manchester coding either the data frequency or half of the data frequency have to be detected corresponding to one high time or twice the high time of data signal. A time period of 3\*2\*T is necessary to decide about valid or invalid data. window\_count\_timing.wmf Figure 3-33 Window Counter timing Example to calculate the thresholds for a given data rate: - Data signal manchester coded - Data Rate: 2kbit//s - $f_{clk} = 18,0896 \text{ MHz}$ Then the period equals to $$2 \cdot T = \frac{1}{2 \text{kbit/s}} = 0.5 \text{ms}$$ [3 – 36] respectively the high time is 0,25ms. We set the thresholds to +-10% and get: T1= 0,225ms and T2= 0,275ms The thresholds TH1 and TH2 are calculated with following formulas TH1 = T1 · $$\frac{f_{clk}}{4}$$ [3 - 37] $$TH2 = T2 \cdot \frac{f_{clk}}{4} \qquad [3 - 38]$$ This yields the following results: which have to be programmed into the **D0** to **D11** bits of the **COUNT\_TH1** and **COUNT\_TH2** registers (subaddresses 06H and 07H), respectively. Default values (window counter inactive): TH1= 000000000000<sub>h</sub> TH2= 00000000001<sub>h</sub> **Note:** The timing window of +-10% of a given high time T in general does not correspond to a frequency window +-10% of the calculated data frequency. ## 3.7.2 RSSI threshold voltage - RF input power The RF input power level is corresponding to a certain RSSI voltage, which can be seen in Section 3.5. The threshold TH3 of this RSSI voltage can be calculated with the following formula: TH3 = $$\frac{desired \qquad RSSI \quad threshold \qquad voltage}{1.2V} \cdot (2^{-6} - 1)$$ [3 - 39] As an example a desired RSSI threshold voltage of 500 mV results in TH3~26=011010<sub>b</sub>, which has to be written into D0 to D5 of the RSSI\_TH3 register (sub address 08H). Default value (RSSI detection inactive): TH3=111111<sub>h</sub> ## 3.8 Calculation of ON\_TIME and OFF\_TIME ON= $$(2^{16}-1)$$ - $(f_{RC}*t_{ON})$ [3 – 40] OFF= $(2^{16}-1)$ - $(f_{RC}*t_{OFF})$ $f_{RC}$ = Frequency of internal RC Oszillator **Example:** $t_{ON}$ = 0,005s, $t_{OFF}$ = 0,055s, $t_{RC}$ = 32300Hz ON= 65535-(32300\*0,005) ~ 65373= 1111111101011101<sub>b</sub> OFF= 65535-(32300\*0,055) ~ 63758= 1111100100001110<sub>b</sub> The values have to be written into the **D0** to **D15** bits of the **ON\_TIME** and **OFF\_TIME** registers (subaddresses 04H and 05H). #### Default values: ON= $65215 = 11111111011000000_b$ OFF= $62335 = 1111001110000000_b$ $t_{ON} \sim 10 \text{ms} @ f_{RC} = 32 \text{kHz}$ $t_{OFF} \sim 100 \text{ms} @ f_{RC} = 32 \text{kHz}$ ## 3.9 Example for Self Polling Mode The settings for Self Polling Mode depend very much on the timing of the transmitted Signal. To create an example we consider following data structure transmitted in FSK. data\_timing011.wmf Figure 3-34 Example for transmitted Data-structure According to existing synchronization techniques there are some synchronization bursts in front of the data added (code violation!). A minimum of 4 Frames is transmitted. Data are preferably Manchester encoded to get fastest respond out of the Data Rate Detection. #### **Target Application:** - received Signal has code violation as described before - total mean current consumption below 1mA - data reception within max. 400ms after first transmitted frame ### One possible Solution: $t_{ON}$ = 15ms, $t_{OFF}$ = 135ms This gives 15ms ON time of a total period of 150ms which results in max. 0.9mA mean current consumption in Self Polling Mode. The resulting worst case timing is shown in the following figure: data\_timing021.wmf Figure 3-35 3 possible timings #### **Description:** Assumption: the ON time comes right after the <u>first frame</u> (Case A). If OFF time is 135ms the receiver turns on during Sync-pulses and the PwdDD- pulse wakes up the $\mu$ P. If the ON time is in the center of the 50ms gap of transmission (Case B), the Data Detect Logic will wake up the $\mu$ P 135ms later. If ON time is over just before Sync-pulses (Case C), next ON time is during Data transmission and Data Detect Logic will trigger a PwdDD- pulse to wake up the $\mu$ P. **Note:** In this example it is recommended to use the Peak Detector for slicer threshold generation, because of its fast attack and slow release characteristic. To overcome the data zero gap of 50ms larger external capacitors than noted in **Section 4.4** at pin12 and 13 are recommended. Further information on calculating these components can be taken from **Section 3.6.2**. ## 3.10 Sensitivity Measurements ## 3.10.1 Test Setup The test setup used for the measurements is shown in the following figure. In case of ASK modulation the Rohde & Schwarz SMIQ generator, which is a vector signal generator, is connected to the I/Q modulation source AMIQ. This "baseband signal generator" is in turn controlled by the PC based software WinQSIM via a GPIB interface. The AMIQ generator has a pseudo random binary sequence (PRBS) generator and a bit error test set built in. The resulting I/Q signals are applied to the SMIQ to generate a ASK (OOK) spectrum at the desired RF frequency. Data is demodulated by the TDA5255 and then sent back to the AMIQ to be compared with the originally sent data. The bit error rate is calculated by the bit error rate equipment inside the AMIQ. Baseband coding in the form of Manchester is applied to the I signal as can be seen in the subsequent figure. TestSetup.wmf #### Figure 3-36 BER Test Setup In the following figures the RF power level shown is the average power level. These investigations have been made on an Infineon evaluation board using a data rate of 4 kBit/s with manchester encoding and a data filter bandwidth of 7 kHz. This is the standard configuration of our evaluation boards. All these measurements have been performed with several evaluation boards, so that production scattering and component tolerances are already included in these results. Regarding the data filter bandwidth it has to be mentioned that a data rate of 4 kBit/s using manchester encoding results in a data frequency of 2 kHz to 4 kHz depending on the occurring data pattern. The test pattern given by the AMIQ is a pseudo random binary sequency (PRBS9) with a 9 bit shift register. This pattern varies the resulting data frequency up to 4 kHz. #### **Application** The best sensitivity performance can be achieved using a data filter bandwidth of 1.25 times the maximum occurring data frequency. The IQ filter setting is depending on the modulation type. ASK needs an IQ filter of 50kHz, 50kHz deviation at FSK recommend a 100kHz IQ filter and 100kHz deviation were measured with a 150kHz IQ filter A very practicable configuration is to set the chip-internal adjustable IQ filter to the sum of FSK peak deviation and maximum datafrequency. Concerning these aspects the bandwidth should be chosen small enough. With respect to both, the crystal tolerances and the tolerances of the crystal oscillator circuit of receiver and transmitter as well, a too small IQ filter bandwidth will reduce the sensitivity again. So a compromise has to be made. For further details on chip tolerances see also **Section 3.2.7** #### 3.10.2 BER performance depending on Supply Voltage Due to the wide supply voltage range of this transeiver chip also the sensitivity behaviour over this parameter is documented is the subsequent graph. Figure 3-37 BER supply voltage Please notice the tiny sensitivity changes of 1.0 to 1.5dB, when variing the supply voltage. Data Sheet 73 2007-02-26 #### **Application** ## 3.10.3 Datarates and Sensitivity The TDA 5255 can handle datarates up to 64kbit/s, as can be taken from the following figure. (see Section 4.1.4) BER Datarate.wmf Figure 3-38 Datarates and Sensitivity **Application** # 3.11 Default Setup Default setup is hard wired on chip and effective after a reset or return of power supply. | Table 3-14 Default Setup | | | | |-------------------------------------------------|---------|-----------|---------| | Parameter | Value | IFX-Board | Comment | | | | | | | IQ-Filter Bandwidth | 150kHz | | | | Data Filter Bandwidth | 7kHz | | | | Limiter lower fg | 470Hz | 47nF | | | Slicing Level Generation | RC | 10nF | | | Nom. Frequency Capacity intern (ASK TX, FSK RX) | 4.5pF | 434.16MHz | | | FSK+ Frequency Capacity intern (FSK+, ASK RX) | 2.5pF | +35kHz | | | FSK- Frequency Capacity intern (FSK-) | 1.5pF | -35kHz | | | | | | | | LNA Gain | HIGH | | | | Power Amplifier | HIGH | +10dBm | | | | | | | | RSSI accuracy settling time | 2.6ms | 2.2nF | | | ADC measurement | RSSI | | | | ON-Time | 10ms | | | | OFF-Time | 100ms | | | | Clock out RX PowerON | 1MHz | | | | Clock out TX PowerON | 1MHz | | | | Clock out RX PowerDOWN | - | | | | Clock out TX PowerDOWN | - | | | | | | | | | XTAL modulation switch | bipolar | | | | XTAL modulation shaping | off | | | | | | | | | RX / TX | - | Jumper | | | ASK/FSK | - | Jumper | | | PwdDD | PWDN | Jumper | | | | | removed | | | Operating Mode | Slave | | | ## 4 Reference #### 4.1 Electrical Data # 4.1.1 Absolute Maximum Ratings #### **WARNING** The maximum ratings may not be exceeded under any circumstances, not even momentarily and individually, as permanent damage to the IC will result. | Table | Table 4-1 Absolute Maximum Ratings | | | | | | | | | | |-------|------------------------------------|----------------|-------|--------------|-----|-----------------------|--|--|--|--| | # | Parameter | Symbol | Limit | Limit Values | | Remarks | | | | | | | | | min | max | | | | | | | | 1 | Supply Voltage | $V_s$ | -0.3 | 5.8 | V | | | | | | | 2 | Junction Temperature | T <sub>i</sub> | -40 | +125 | °C | | | | | | | 3 | Storage Temperature | Ts | -40 | +150 | °C | | | | | | | 4 | Thermal Resistance | $R_{thJA}$ | | 114 | K/W | | | | | | | 5 | ESD integrity, all pins | $V_{ESD-CDM}$ | -1.5 | +1.5 | kV | CDM according | | | | | | | | | | | | EIA/JESD22-C101 | | | | | | 6 | ESD integrity, except pin | $V_{ESD-HBM}$ | -2.0 | +2.0 | kV | HBM according | | | | | | | 8, 9, 11, 15, 18, 23, 30 | | | | | EIA/JESD22-A114-B | | | | | | | | | | | | $(1.5k\Omega, 100pF)$ | | | | | | 7 | ESD integrity, of pin | $V_{ESD-HBM}$ | -500 | +500 | V | HBM according | | | | | | | 8, 9, 11, 15, 18, 23, 30 | | | | | EIA/JESD22-A114-B | | | | | | | | | | | | (1.5kΩ, 100pF) | | | | | # 4.1.2 Operating Range Within the operational range the IC operates as explained in the circuit description. | Tab | le 4-2 Operating Ran | ge | | | | | | | |-----|----------------------|--------|--------------|-----|------|------------------------|---|------| | # | Parameter | Symbol | Limit Values | | Unit | <b>Test Conditions</b> | L | Item | | | | | min | max | | | | | | 1 | Supply voltage | $V_S$ | 2.1 | 5.5 | V | | | | | 2 | Ambient temperature | TA | -40 | 85 | °C | | | | | 3 | Receive frequency | fRX | 433 | 435 | MHz | | | | | 4 | Transmit frequency | fTX | 433 | 435 | MHz | | | | #### 4.1.3 AC/DC Characteristics AC/DC characteristics involve the spread of values guaranteed within the specified voltage and ambient temperature range. Typical characteristics are the median of the production. | Tak | ole 4-3 AC/DC Chara | acteristics | with | T <sub>A</sub> = 25 ° | C, V | /cc = | 2.1 5.5 V | | | |-----|-----------------------------------------|--------------------|------|-----------------------|------|--------|-----------------------------------------|----|------| | # | Parameter | Symbol | | mit Valu | | Unit | Test Conditions | L | Item | | | | | min | typ | max | | | | | | DE. | 0511/5D 0h | | | | | | | | | | KE | CEIVER Characteristics | 5 | | | | | | | | | 1 | Supply current RX FSK | IDY ESK | | 9 | | mA | 3V, FSK, Default | | | | 2 | Supply current RX FSK | | | 9.5 | | mA | 5V, FSK, Default | | | | | oupply current tot i ort | 1101_1 011 | | 0.0 | | 111/ \ | ov, i or, belaut | | | | 3 | Supply current RX ASK | IRX ASK | | 8.6 | | mA | 3V, ASK, Default | | | | 4 | Supply current RX ASK | | | 9.1 | | mA | 5V, ASK, Default | | | | | | _ | | | | | | | | | 5 | Sensitivity FSK | RFsens | | -109 | | dBm | FSK@35kHz, 4kBit/s | Χ | | | | 10 <sup>-3</sup> BER | | | | | | Manch. Data, Default | | | | | | | | | | | 7kHz datafilter, 50kHz | | | | | 0 10 10 10 10 | | | | | | IQ filter | | | | 6 | Sensitivity ASK<br>10 <sup>-3</sup> BER | RFsens | | -109 | | dBm | ASK, 4kBit/s Manch. | X | | | | 10 BER | | | | | | data, Default setup<br>7kHz datafilter, | | | | | | | | | | | 50kHz IQ filter | | | | | | | | | | | CONTIL TO THE | | | | 7 | Power down current | IPWDN_R | | 5 | | nA | 5.5V, all power down | | | | | | Χ _ | | | | | · · | | | | 8 | System setup time (1st | tsyssu | 4 | 8 | 12 | ms | | | | | | power on or reset) | | | | | | | | | | 9 | Clock Out setup time | <sup>t</sup> CLKSU | | 0.5 | | ms | stable CLKDIV output | | | | 10 | Receiver setup time | tRXSU | 1.54 | 2.2 | 2.86 | mo | signal DATA out (valid or | | | | 10 | Receiver setup time | IRASU | 1.54 | 2.2 | 2.00 | ms | invalid) | | | | 11 | Data detection setup | tDDSU | 1.82 | 2.6 | 3.38 | ms | Begin of Data detection | | | | | time | | | | | | <b>g</b> | | | | 12 | RSSI stable time | tRSSI | 1.82 | 2.6 | 3.38 | ms | RFin -100dBm | | | | | | | | | | | see chapter 4.5 | | | | 13 | Data Valid time | tData_Vali | | 3.35 | | ms | 4kBit/s Manch. | | | | | | d | | | | | detected (valid) | | | | | 1 (D | D4 15 | | 40.45 | | .ID | 0)/ D. C. H. L. L. | 1/ | | | 14 | Input P <sub>1dB</sub> , high gain | P1dB | | -48dBm | | dBm | 3V, Default, high gain | X | | | 15 | Input P <sub>1dB</sub> , low gain | P1dB_low | | -32dBm | | dBm | 3V, Default, low gain | X | | | 16 | Selectivity | VBL_1MH | | 50 | | dB | f <sub>RF</sub> +/-1MHz, Default, | X | | | 17 | I O lookaga | Z<br>PLO | | -102 | | dBm | RF <sub>sens</sub> +3dB | Χ | | | 17 | LO leakage | PLU | | -102 | | ubiii | 578,9MHz | ^ | | | # Parameter Symbol Limit Values min typ max TRANSMITTER Characteristics 1 Supply current TX, FSK ITX 10,7 mA 2.1V, high parameter TX, FSK ITX 13,3 mA 3V, high parameter TX, FSK ITX 17,4 mA 5V, high parameter TX, FSK ITX 17,4 mA 5V, high parameter TX, FSK ITX 17,4 mA 5V, high parameter TX, FSK ITX 13,3 mA 3V, high parameter TX, FSK ITX 17,4 mA 5V, high parameter TX, FSK ITX 17,4 mA 5V, high parameter TX, FSK ITX 13,3 mA 3V, high parameter TX, FSK ITX 13,2 mA 2.1V, low parameter TX, FSK ITX 13,9 mA 5V, low parameter TX, low parameter TX, FSK ITX 13,9 mA 5V, low parameter TX, low parameter TX, low parameter TX, low parameter TX, FSK ITX 13,9 mA 5V, low parameter TX, | Table 4-3 AC/DC Characteristics with T <sub>A</sub> = 25 °C, V <sub>VCC</sub> = 2.1 5.5 V | | | | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------|--|--|--|--|--|--| | TRANSMITTER Characteristics 1 Supply current TX, FSK | litions L | Item | | | | | | | | 1 Supply current TX, FSK ITX 10,7 mA 2.1V, high 2 Supply current TX, FSK ITX 13,3 mA 3V, high 2 Supply current TX, FSK ITX 17,4 mA 5V, high 2 4 Output power Pout 6 dBm 2.1V, high 5 Output power Pout 9 dBm 3V, high 2 6 Output power Pout 13 dBm 5V, high 2 7 Supply current TX, FSK ITX 5,2 mA 2.1V, low 2 8 Supply current TX, FSK ITX 7,2 mA 3V, low p | | | | | | | | | | 1 Supply current TX, FSK ITX 10,7 mA 2.1V, high 2 Supply current TX, FSK ITX 13,3 mA 3V, high 2 Supply current TX, FSK ITX 17,4 mA 5V, high 2 4 Output power Pout 6 dBm 2.1V, high 5 Output power Pout 9 dBm 3V, high 2 6 Output power Pout 13 dBm 5V, high 2 7 Supply current TX, FSK ITX 5,2 mA 2.1V, low 2 8 Supply current TX, FSK ITX 7,2 mA 3V, low p | | | | | | | | | | 2 Supply current TX, FSK ITX 13,3 mA 3V, high p 3 Supply current TX, FSK ITX 17,4 mA 5V, high p 4 Output power Pout 6 dBm 2.1V, high p 5 Output power Pout 9 dBm 3V, high p 6 Output power Pout 13 dBm 5V, high p 7 Supply current TX, FSK ITX 5,2 mA 2.1V, low p 8 Supply current TX, FSK ITX 7,2 mA 3V, low p | | | | | | | | | | 2 Supply current TX, FSK ITX 13,3 mA 3V, high p 3 Supply current TX, FSK ITX 17,4 mA 5V, high p 4 Output power Pout 6 dBm 2.1V, high p 5 Output power Pout 9 dBm 3V, high p 6 Output power Pout 13 dBm 5V, high p 7 Supply current TX, FSK ITX 5,2 mA 2.1V, low p 8 Supply current TX, FSK ITX 7,2 mA 3V, low p | nower | 1 | | | | | | | | 3 Supply current TX, FSK ITX 17,4 mA 5V, high p 4 Output power Pout 6 dBm 2.1V, high p 5 Output power Pout 9 dBm 3V, high p 6 Output power Pout 13 dBm 5V, high p 7 Supply current TX, FSK ITX 5,2 mA 2.1V, low p 8 Supply current TX, FSK ITX 7,2 mA 3V, low p | • | 1 | | | | | | | | 4 Output power Pout 6 dBm 2.1V, high 5 Output power Pout 9 dBm 3V, high p 6 Output power Pout 13 dBm 5V, high p 7 Supply current TX, FSK ITX 5,2 mA 2.1V, low p 8 Supply current TX, FSK ITX 7,2 mA 3V, low p | | 1 | | | | | | | | 5 Output power Pout 9 dBm 3V, high p 6 Output power Pout 13 dBm 5V, high p 7 Supply current TX, FSK ITX 5,2 mA 2.1V, low p 8 Supply current TX, FSK ITX 7,2 mA 3V, low p | oovei | | | | | | | | | 5 Output power Pout 9 dBm 3V, high p 6 Output power Pout 13 dBm 5V, high p 7 Supply current TX, FSK ITX 5,2 mA 2.1V, low p 8 Supply current TX, FSK ITX 7,2 mA 3V, low p | power X | | | | | | | | | 6 Output power Pout 13 dBm 5V, high p 7 Supply current TX, FSK ITX 5,2 mA 2.1V, low p 8 Supply current TX, FSK ITX 7,2 mA 3V, low p | | | | | | | | | | 7 Supply current TX, FSK ITX 5,2 mA 2.1V, low p 8 Supply current TX, FSK ITX 7,2 mA 3V, low p | | | | | | | | | | 8 Supply current TX, FSK ITX 7,2 mA 3V, low p | | | | | | | | | | | power | 1 | | | | | | | | 9 Supply current TX, FSK ITX 13,9 mA 5V, low p | ower | 1 | | | | | | | | | ower | 1 | | | | | | | | | | | | | | | | | | 10 Output power Pout_low -32 dBm 2.1V, low | power X | | | | | | | | | 11 Output power Pout_low -2,5 dBm 3V, low p | | | | | | | | | | 12 Output power Pout_low 10,4 dBm 5V, low p | ower X | | | | | | | | | | | | | | | | | | | 13 Power down current IPWDN_T 5 nA 5.5V, all pow | ver down | | | | | | | | | X | | | | | | | | | | 44 Clark Out actual times 4 O.F. was atable CLKD | N/ | | | | | | | | | 14 Clock Out setup time t <sub>CLKSU</sub> 0.5 ms stable CLKDI signa | • • • • • • • • • • • • • • • • • • • | | | | | | | | | 15 Transmitter setup time tTXSU 0.77 1.1 1.43 ms PWDN>F | | | | | | | | | | RX>1 | | | | | | | | | | | | | | | | | | | | 16 Spurious f <sub>RF</sub> +/-f <sub>clock</sub> Pclock -44 dBm 3V, 50Ohm | Board, X | | | | | | | | | Default (1 | • | | | | | | | | | 17 Spurious f <sub>RF</sub> +/-f <sub>XTAL</sub> P1st -71 dBm 3V, 50Ohm | Board X | | | | | | | | | 18 Spurious 2nd harmonic P2nd -45 dBm 3V, 50Ohm | | | | | | | | | | 19 Spurious 3rd harmonic P3rd -48 dBm 3V, 50Ohm | Board X | | | | | | | | 1: without pin diode current (RX/TX-switch) 130uA@2.1V; 310uA@3V; 720uA@5V | Tab | le 4-4 AC/DC Chara | cteristics wit | h Τ <sub>Δ</sub> | = 25 | °C, V | vcc = | 2.1 5.5 V | | | |-----|-----------------------------------------|----------------|------------------|---------|-------|------------|--------------------------------------------------------------|------------|------| | # | Parameter | Symbol | | nit Val | | | Test Conditions | L | Item | | | | | min | typ | max | | | | | | | | | | | | | | | | | GEI | NERAL Characteristics | | | | | | | | | | | | | | | | | | | | | 1 | Power down current timer mode (standby) | IPWDN_32k | | 9 | | uA | 3V, 32kHz clock on | | | | 2 | Power down current timer mode (standby) | IPWDN_32k | | 11 | | uA | 5V, 32kHz clock on | | | | 3 | Power down current with XTAL ON | IPWDN_Xtl | | 750 | | uA | 3V, CONFIG9=1 | | | | 4 | Power down current with<br>XTAL ON | IPWDN_Xtl | | 860 | | uA | 5V, CONFIG9=1 | | | | | | | | | | | | | | | 5 | 32kHz oscillator freq. | f32kHz | 24 | 32 | 40 | kHz | | | | | | | | | | | | | | | | 6 | XTAL startup time | tXTAL | | 0.5 | | | IFX Board with Crystal Q1 as specified in <b>Section 4.4</b> | | | | _7 | Load capacitance | CC0max | | 5 | | pF | | Χ | | | 8 | Serial resistance of the crystal | RRmax | | | 100 | W | | X | | | 9 | Input inductance XOUT | LOSC | | 2.7 | | uН | with pad on evaluation board | Χ | | | 10 | Input inductance XOUT | LOSC | | 2.45 | | uН | without pad on evaluation board | X | | | 44 | FOX down didates we're | OFOK | | 0.4 | | \// | | | | | 11 | FSK demodulator gain | GFSK | | 2.4 | | mV/<br>kHz | | | | | 40 | D0010 400 ID | 11 400 ID | | 0.05 | | | 1.6.10 | \ <u>'</u> | | | 12 | RSSI@-120dBm | U-120dBm | | 0.35 | | V | default setup | X | | | 13 | RSSI@-100dBm | U-100dBm | | 0.55 | | V | default setup | X | | | 14 | RSSI@-70dBm | U-70dBm | | 1 | | V | default setup | X | | | 15 | RSSI@-50dBm | U-50dBm | | 1.2 | | V | default setup | X | | | 16 | RSSI Gradient | GRSSI | | 14 | | mV/<br>dB | default setup | X | | | | 10 = 11 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 60 15 15 | = | 4 | 10= | | | | | | 17 | IQ-Filter bandwidth | f3dB_IQ | 115 | 150 | 185 | kHz | Default setup | X | | | 18 | Data Filter bandwidth | f3dB_LP | 5.3 | 7 | 8.7 | kHz | Default setup | X | | | 40 | \/\/4 \\ \\\D\\\ \\\\ | Maarin DY | 0.5 | 4 | 4.0 | \ / | f _40.00050M1 | | | | 19 | Vcc-Vtune RX, Pin3 | Vcc-tune,RX | | 1 | 1.6 | V | f <sub>Ref</sub> =18.08956MHz | | | | 20 | Vcc-Vtune TX, Pin3 | Vcc-tune,TX | 0.5 | 1.1 | 1.6 | V | f <sub>Ref</sub> =18.08956MHz | | | # 4.1.4 Digital Characteristics ## I<sup>2</sup>C Bus Timing Figure 4-1 I<sup>2</sup>C Bus Timing #### 3-wire Bus Timing Figure 4-2 3-wire Bus Timing | Tab | ole 4-5 Digital Character | ristics wit | h T, = | 25 °C | . Vvd | a = 2.1 . | 5.5 V | | | |-----|-----------------------------------------------------------------|---------------------|-------------------------------|---------|------------------------|-----------|---------------------------------------|---|------| | # | Parameter | Symbol | | it Valu | | Unit | Test Conditions | L | Item | | | | - | min | typ | max | | | | | | 1 | Data rate TX ASK | f <sub>TX.ASK</sub> | | 10 | 100 | kBaud | PRBS9,<br>Manch.@+9dBm | X | 1 | | 2 | Data rate TX FSK | f <sub>TX.FSK</sub> | | 10 | 32 | kBaud | PRBS9,<br>Manch.@+9dBm<br>@35kHz dev. | X | 1 | | 3 | Data rate RX ASK | f <sub>RX.ASK</sub> | | 10 | 50 | kBaud | PRBS9, Manch. | Х | | | 4 | Data rate RX FSK | f <sub>RX.FSK</sub> | | 10 | 64 | kBaud | PRBS9, Manch.<br>@100kHz dev. | X | | | 5 | Data rate RX FSK | f <sub>RX.FSK</sub> | | 10 | 28.8 | kBaud | PRBS9, Manch.<br>@35kHz dev. | Х | | | | | | | | | | | | | | 6 | Digital Inputs High-level Input Voltage Low-level Input Voltage | $v_{IL}$ | V <sub>dd</sub> -<br>0.2<br>0 | | V <sub>dd</sub><br>0.2 | V<br>V | | X | | | 7 | RXTX Pin 5 | V <sub>OL</sub> | U | 0.4 | | V | @Vdd=3V | Х | | | , | TX operation, int. controlled | VOL | | 1.15 | | V | Isink=800uA<br>Isink=3mA | | | | 8 | CLKDIV Pin 26 | t <sub>r</sub> | | 35 | | ns | @Vdd=3V | Х | | | | $t_{rise}$ (0.1*Vdd to 0.9*Vdd) | t <sub>f</sub> | | 30 | | ns | load 10pF | | | | | t <sub>fall</sub> (0.9*Vdd to 0.1*Vdd) | VOH | | Vdd- | | V | load 10pF | | | | | Output High Voltage | VOL | | 0.4 | | V | Isource=350uA | | | | | Output Low Voltage | | | 0.4 | | | Isink=400uA | | | #### **Bus Interface Characteristics** | 9 | Pulse width of spikes which | t <sub>SP</sub> | 0 | 50 | ns | V <sub>dd</sub> =5V | X | |-----|----------------------------------------|---------------------|-----|-----|-----|----------------------------------|---| | | must be suppressed by the input filter | OI. | | | | uu | | | 10 | LOW level output voltage at | V <sub>OL</sub> | | 0.4 | V | 3mA sink current | X | | . 0 | BusData | • OL | | 0 | • | V <sub>dd</sub> =5V | ^ | | 11 | SLC clock frequency | $f_{SLC}$ | 0 | 400 | kHz | V <sub>dd</sub> =5V | Х | | 12 | Bus free time between STOP | t <sub>BUF</sub> | 1.3 | | μs | only I <sup>2</sup> C mode | Х | | | and START condition | | | | | V <sub>dd</sub> =5V | | | 13 | Hold time (repeated) START | t <sub>HO.STA</sub> | 0.6 | | μs | After this period, the | Х | | | condition. | | | | | first clock pulse is | | | | | | | | | generated, only I <sup>2</sup> C | | | Tab | Table 4-5 Digital Characteristics with T <sub>A</sub> = 25 °C, V <sub>Vdd</sub> = 2.1 5.5 V | | | | | | | | | |-----|---------------------------------------------------------------------------------------------|----------------------|-------------------|---------|-----|------|---------------------------------------------------|---|------| | # | Parameter | Symbol | Lim | it Valu | es | Unit | <b>Test Conditions</b> | L | Item | | | | | min | typ | max | | | | | | 14 | LOW period of BusCLK clock | $t_{LOW}$ | 1.3 | | | μs | V <sub>dd</sub> =5V | Χ | | | 15 | HIGH period of BusCLK clock | t <sub>HIGH</sub> | 0.6 | | | μs | V <sub>dd</sub> =5V | X | | | 16 | Setup time for a repeated START condition | t <sub>SU.STA</sub> | 0.6 | | | μs | only I <sup>2</sup> C mode | X | | | 17 | Data hold time | t <sub>HD.DAT</sub> | 0 | | | ns | V <sub>dd</sub> =5V | Х | | | 18 | Data setup time | t <sub>SU.DAT</sub> | 100 | | | ns | V <sub>dd</sub> =5V | Х | | | 19 | Rise, fall time of both | $t_R$ , $t_F$ | 20+ | | 300 | ns | V <sub>dd</sub> =5V | Χ | 2 | | | BusData and BusCLK signals | | 0.1C <sub>b</sub> | | | | | | | | 20 | Setup time for STOP condition | t <sub>SU.STO</sub> | 0.6 | | | μs | only I <sup>2</sup> C mode<br>V <sub>dd</sub> =5V | Χ | | | 21 | Capacitive load for each bus line | C <sub>b</sub> | | | 400 | pF | V <sub>dd</sub> =5V | Х | | | 22 | Setup time for BusCLK to EN | t <sub>SU.SCLE</sub> | 0.6 | | | μs | only 3-wire mode<br>V <sub>dd</sub> =5V | X | | | 23 | H-pulsewidth (EN) | t <sub>WHEN</sub> | 0.6 | | | μs | V <sub>dd</sub> =5V | Χ | | <sup>1:</sup> limited by transmission channel bandwidth and depending on transmit power level; ETSI regulation EN 300 220 fullfilled, **see Section 3.1** <sup>2:</sup> C<sub>b</sub>= capacitance of one bus line #### 4.2 Test Circuit The device performance parameters marked with X in **Section 4.1.3** were measured on an Infineon evaluation board (IFX board). Figure 4-3 Schematic of the Evaluation Board Data Sheet 83 2007-02-26 #### 4.3 Test Board Layout Gerberfiles for this Testboard are available on request. TDA5250\_v42\_layout.pdf Figure 4-4 Layout of the Evaluation Board **Note 1:** The LNA and PA matching network was designed for minimum required space and maximum performance and thus via holes were deliberately placed into solder pads. In case of reproduction please bear in mind that this may not be suitable for all automatic soldering processes. **Note 2:** Please keep in mind not to layout the CLKDIV line directly in the neighborhood of the crystal and the associated components. **Note 3:** Difference in supply voltage especially between pin 1 and pin 15 is recommended to be lower than 30mV, therefore a serial resistor in the VDD supply line, as mentioned on page 13 and in Section 4.4, is strongly recommended. The opto part (X4) should be supplied by connecting to X3. # 4.4 Bill of Materials | Table 4-6 Bill of Ma | terials | | | |----------------------|---------|---------------|-----------| | Reference | Value | Specification | Tolerance | | R1 | 4k7 | 0603 | +/-5% | | R2 | 0 | 0603 | +/-5% | | R3 | | 0603 | +/-5% | | R4 | 1M | 0603 | +/-5% | | R5 | 4k7 | 0603 | +/-5% | | R6 | 4k7 | 0603 | +/-5% | | R7 | 4k7 | 0603 | +/-5% | | R8 | 6k8 | 0603 | +/-5% | | R9 | 180 | 0603 | +/-5% | | R10 | 180 | 0603 | +/-5% | | R11 | 270 | 0603 | +/-5% | | R12 | 15k | 0603 | +/-5% | | R13 | 10k | 0603 | +/-5% | | R14 | 180 | 0603 | +/-5% | | R15 | 180 | 0603 | +/-5% | | R16 | 1M | 0603 | +/-5% | | R17 | 1M | 0603 | +/-5% | | R18 | 1M | 0603 | +/-5% | | R19 | 560 | 0603 | +/-5% | | R20 | 1k | 0603 | +/-5% | | R21 | 0 | 0603 | +/-5% | | R22 | 0 | 0603 | +/-5% | | R23 | 10 | 0603 | +/-5% | | R24 | 180 | 0603 | +/-5% | | C1 | 100pF | 0603 | +/-5% | | C2 | 3,3pF | 0603 | +/-0,1pF | | C3 | 18pF | 0603 | +/-1% | | C4 | 8,2pF | 0603 | +/-0,1pF | | C5 | 1nF | 0603 | +/-5% | | C6 | 1nF | 0603 | +/-5% | | C7 | 2,7pF | 0603 | +/-0,1pF | | C8 | | 0603 | +/-0,1pF | | C9 | 10pF | 0603 | +/-1% | | C10 | 100pF | 0603 | +/-5% | | C11 | | 0603 | +/-5% | | C12 | 10nF | 0603 | +/-10% | | Table 4-6 Bill of Ma | terials | | | |----------------------|-------------|----------------------|------------------------------| | Reference | Value | Specification | Tolerance | | C13 | 10nF | 0603 | +/-10% | | C14 | 10nF | 0603 | +/-10% | | C15 | 10pF | 0603 | +/-0,1pF | | C16 | 1.8pF | 0603 | +/-0,1pF | | C17 | 15pF | 0603 | +/-1% | | C18 | 10nF | 0603 | +/-10% | | C19 | 2,2nF | 0603 | +/-10% | | C20 | 47nF | 0603 | +/-10% | | C21 | 47nF | 0603 | +/-10% | | C22 | 47nF | 0603 | +/-10% | | C23 | 47nF | 0603 | +/-10% | | C24 | 100nF | 0603 | +/-10% | | C25 | 100nF | 0603 | +/-10% | | C26 | | 0603 | +/-10% | | C27 | 100nF | 0603 | +/-10% | | C28 | 100nF | 0603 | +/-10% | | C29 | 100nF | 0603 | +/-10% | | C30 | | 0603 | +/-10% | | L1 | 100nH | SIMID 0603-C (EPCOS) | +/-2% | | L2 | 18nH | SIMID 0603-C (EPCOS) | +/-2% | | L3 | 39nH | SIMID 0603-C (EPCOS) | +/-2% | | IC1 | TDA5255 E1 | PTSSOP38 | | | IC2 | ILQ74 | | | | IC3 | SFH6186 | | | | Q1 | 18.08958MHz | Telcona: C0=2,1pF | C1=8fF, C <sub>L</sub> =20pF | | S1 | 1-pol. | | | | T1 | BC847B | SOT-23 (Infineon) | | | D1, D2 | BAR63-02W | SCD-80 (Infineon) | | | X1, X2 | SMA-socket | | | | X5 | SubD 25p. | | | **Note:** Serial resistors in supply lines (R21, R22, R23) should be equipped as shown in the table above. # **List of Tables** | Table 2-1 | Pin Definition and Function | page 11 | |------------|---------------------------------------------------------------|---------| | Table 2-2 | Sub Address 00H: CONFIG | page 18 | | Table 2-3 | Sub Address 00H: CONFIG | page 18 | | Table 2-4 | Sub Address 00H: CONFIG | page 21 | | Table 2-5 | PwdDD Pin Operating States | page 22 | | Table 2-6 | Bus Interface Format | page 23 | | Table 2-7 | Chip address Organization | page 25 | | Table 2-8 | I2C Bus Write Mode 8 Bit | page 25 | | Table 2-9 | I2C Bus Write Mode 16 Bit | page 25 | | Table 2-10 | I2C Bus Read Mode | page 25 | | Table 2-11 | 3-wire Bus Write Mode | page 26 | | Table 2-12 | 3-wire Bus Read Mode | page 26 | | Table 2-13 | Sub Addresses of Data Registers Write | page 27 | | Table 2-14 | Sub Addresses of Data Registers Read | page 27 | | Table 2-15 | Sub Address 00H: CONFIG | page 27 | | Table 2-16 | Sub Address 01H: FSK | page 28 | | Table 2-17 | Sub Address 02H: XTAL_TUNING | page 28 | | Table 2-18 | Sub Address 03H: LPF | page 28 | | Table 2-19 | Sub Addresses 04H / 05H: ON/OFF_TIME | page 28 | | Table 2-20 | Sub Address 06H: COUNT_TH1 | page 28 | | Table 2-21 | Sub Address 07H: COUNT_TH2 | page 28 | | Table 2-22 | Sub Address 08H: RSSI_TH3 | page 29 | | Table 2-23 | Sub Address 0DH: CLK_DIV | page 29 | | Table 2-24 | Sub Address 0EH: XTAL_CONFIG | page 29 | | Table 2-25 | Sub Address 0FH: BLOCK_PD | page 29 | | Table 2-26 | Sub Address 80H: STATUS | page 29 | | Table 2-27 | Sub Address 81H: ADC | page 29 | | Table 2-28 | MODE settings: CONFIG register | page 30 | | Table 2-29 | CLK_DIV Output Selection | page 35 | | Table 2-30 | CLK_DIV Setting | page 35 | | Table 2-31 | Source for 6Bit-ADC Selection (Register 08H) | page 35 | | Table 3-1 | Crystal and crystal oscilator dependency | page 49 | | Table 3-2 | Typical values of parasitic capacitances | page 54 | | Table 3-3 | Sub Address 0EH: XTAL_CONFIG | page 56 | | Table 3-4 | Sub Address 02H: XTAL_TUNING | page 56 | | Table 3-5 | Sub Address 01H: FSK | page 56 | | Table 3-6 | Default oscillator settings | page 57 | | Table 3-7 | Internal Tuning | page 57 | | Table 3-8 | Default Setup (without internal tuning & without Pin21 usage) | page 57 | | Table 3-9 | 3dB cutoff frequencies I/Q Filter | page 58 | | Table 3-10 | 3dB cutoff frequencies Data Filter | page 60 | | Table 3-11 | Limiter Bandwidth | page 61 | | Table 3-12 | Sub Address 00H: CONFIG | page 62 | # **List of Tables** | Table 3-13 | Sub Address 00H: CONFIG | page 63 | |------------|-----------------------------------------------------------|---------| | Table 3-14 | Default Setup | page 75 | | Table 4-1 | Absolute Maximum Ratings | page 76 | | Table 4-2 | Operating Range | page 76 | | Table 4-3 | AC/DC Characteristics with TA = 25 °C, VVCC = 2.1 5.5 V | page 77 | | Table 4-4 | AC/DC Characteristics with TA = 25 °C, VVCC = 2.1 5.5 V | page 79 | | Table 4-5 | Digital Characteristics with TA = 25 °C, VVdd = 2.1 5.5 V | page 81 | | Table 4-6 | Bill of Materials | page 85 | # **List of Figures** | Figure 1-1 | PG-TSSOP-38 package outlines | page | 9 | |-------------|----------------------------------------------------------------------|------|----| | Figure 2-1 | Pin Configuration | page | 10 | | Figure 2-2 | Main Block Diagram | page | 17 | | Figure 2-3 | One I/Q Filter stage | page | 19 | | Figure 2-4 | Quadricorrelator Demodulation Characteristic | page | 20 | | Figure 2-5 | Data Filter architecture | page | 21 | | Figure 2-6 | Timing and Data Control Unit | page | 22 | | Figure 2-7 | Bus Interface | page | 23 | | Figure 2-8 | Sub Addresses Overview | page | 26 | | Figure 2-9 | Wakeup Logic States | page | 30 | | Figure 2-10 | Timing for Self Polling Mode (ADC & Data Detect in one shot mode) | page | 30 | | Figure 2-11 | Timing for Timer Mode | page | 31 | | Figure 2-12 | Frequency and RSSI Window | page | 31 | | Figure 2-13 | Data Valid Circuit | page | 32 | | Figure 2-14 | Data Input/Output Circuit | page | 32 | | Figure 2-15 | 1 <sup>st</sup> start or reset in active mode | page | 33 | | Figure 2-16 | 1st start or reset in PD mode | page | 33 | | Figure 2-17 | Sequencer's capability | page | 34 | | Figure 2-18 | Clock Divider | page | 34 | | Figure 3-1 | RX/TX Switch | page | 37 | | Figure 3-2 | RX-Mode | page | 38 | | Figure 3-3 | S11 measured | page | 39 | | Figure 3-4 | TX_Mode | page | 41 | | Figure 3-5 | TX_Mode_simplified | page | 41 | | Figure 3-6 | Equivalent power amplifier tank circuit | page | 42 | | Figure 3-7 | Output power Po (mW) and collector efficiency E vs. load resistor RL | page | 43 | | Figure 3-8 | Power output and collector current vs. frequency | page | 44 | | Figure 3-9 | Sparam_measured_200M | page | 45 | | Figure 3-10 | Transmit Spectrum 3GHz | page | 46 | | Figure 3-11 | Transmit Spectrum 300MHz | page | 46 | | Figure 3-12 | ASK Transmit Spectrum 100kBaud, Manch, PRBS9, 9dBm, 3V | page | 47 | | Figure 3-13 | FSK Transmit Spectrum 32kBaud, Manch, PRBS9, 9dBm, 3V | page | 47 | | Figure 3-14 | Crystal | page | 48 | | Figure 3-15 | Crystal Oscillator | page | 50 | | Figure 3-16 | possible crystal oscillator frequencies | page | 51 | | Figure 3-17 | FSK modulation | page | 52 | | Figure 3-18 | FSK receive | page | 53 | | Figure 3-19 | parasitics of the switching network | page | 54 | | Figure 3-20 | I/Q Filter Characteristics | page | 59 | | Figure 3-21 | IQ Filter and frequency characteristics of the receive system | page | 59 | | Figure 3-22 | Limiter and Pinning | page | 60 | | Figure 3-23 | Limiter frequency characteristics | page | 61 | | Figure 3-24 | Typ. RSSI Level (Eval Board) @3V | page | 62 | | | | | | # **List of Figures** | Figure 3-25 | Slicer Level using RC Integrator | page | 63 | |-------------|------------------------------------------------|------|----| | Figure 3-26 | Slicer Level using Peak Detector | page | 64 | | Figure 3-27 | Peak Detector timing | page | 64 | | Figure 3-28 | Peak Detector as analog Buffer (v=1) | page | 65 | | Figure 3-29 | Peak detector - power down mode | page | 66 | | Figure 3-30 | Power down mode | page | 66 | | Figure 3-31 | Frequency Detection timing in continuous mode | page | 67 | | Figure 3-32 | Frequency Detection timing in Single Shot mode | page | 67 | | Figure 3-33 | Window Counter timing | page | 68 | | Figure 3-34 | Example for transmitted Data-structure | page | 70 | | Figure 3-35 | 3 possible timings | page | 71 | | Figure 3-36 | BER Test Setup | page | 72 | | Figure 3-37 | BER supply voltage | page | 73 | | Figure 3-38 | Datarates and Sensitivity | page | 74 | | Figure 4-1 | I2C Bus Timing | page | 80 | | Figure 4-2 | 3-wire Bus Timing | page | 80 | | Figure 4-3 | Schematic of the Evaluation Board | page | 83 | | Figure 4-4 | Layout of the Evaluation Board | page | 84 | # Index #### Α Absolute Maximum Ratings 76 AC/DC Characteristics 77 Application 9, 37 #### E Electrical Data 76 #### F Features 8 Functional Block Description 18 Functional Block Diagram 17 Functional Description 10 #### 0 Operating Range 76 Overview 8 #### P Package Outlines 9 Pin Configuration 10 Pin Definitions and Functions 11 Product Description 8 #### R Reference 76 ## S Standards 80