# DUSEU

### 2.5 MHz, Fixed-Output, Synchronous TinyBoost<sup>®</sup> **Regulator**



The FAN48618 is a low-power boost regulator designed to provide a minimum voltage regulated rail from a standard single-cell Li-Ion battery and advanced battery chemistries. Even below the minimum system battery voltage, the device maintains output voltage regulation. The combination of built-in power transistors, synchronous rectification, and low supply current suit the FAN48618 for battery-powered applications.

The FAN48618 is available in a 9-bump, 0.4 mm pitch, Wafer-Level Chip-Scale Package (WLCSP).

### Features

- Input Voltage Range: 2.7 V to 4.8 V
- Output Voltage: 5.25 V
- Internal Synchronous Rectification
- True Load Disconnect
- Short-Circuit Protection
- 9-Bump, 1.215 mm x 1.215 mm, 0.4 mm Pitch, WLCSP
- Three External Components: 2012 0.47 μH Inductor, 0402 4.7 μF Input Capacitor, 0603 22 µF Output Capacitor

### Applications

- Class-D Audio Amplifier and USB OTG Supply
- Boost for Low-Voltage Li-Ion Batteries
- Smart Phones, Tablets, Portable Devices, and Wearables



**Figure 1. Typical Application** 



WLCSP9 1.215x1.215x0.581 CASE 567QW

### MARKING DIAGRAM



- YW = Assembly Start Week
- = Assembly Site А

### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 10 of this data sheet.



Figure 2. IC Block Diagram

### **RECOMMENDED COMPONENTS**

| Component        | Description                     | Vendor                   | Parameter      | Тур  | Unit |
|------------------|---------------------------------|--------------------------|----------------|------|------|
| L1               | 2012, 4.0 A, 0.8 mm Max. Height | CIGT201208EMR47SNE SEMCO | L              | 0.47 | μH   |
|                  |                                 |                          | DCR (Series R) | 37   | mΩ   |
| C <sub>IN</sub>  | 10%, 10 V, X5R, 0402            | CL05A475KP5NRNC SEMCO    | С              | 4.7  | μF   |
| C <sub>OUT</sub> | 20%, 10 V, X5R, 0603            | CL10A226MP8NUNE SEMCO    | С              | 22   | μF   |

### **PIN CONFIGURATION**



Figure 3. Bumps Facing Down (Top View)



### Figure 4. Bumps Facing Up (Bottom View)

### **PIN DEFINITIONS**

| Pin No. | Symbol                                                                                                                                             | Description                                                                                                                                                    |  |  |  |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| A1, A2  | A1, A2 VOUT <i>Output Voltage.</i> This pin is the output voltage terminal; connect directly to C <sub>OUT</sub> .                                 |                                                                                                                                                                |  |  |  |
| A3      | VIN                                                                                                                                                | Input Voltage. Connect to the Li-Ion battery input power source and the bias supply for the gate drivers.                                                      |  |  |  |
| B1, B2  | SW                                                                                                                                                 | Switching Node. Connect to inductor.                                                                                                                           |  |  |  |
| B3      | EN                                                                                                                                                 | <i>Enable</i> . When this pin is HIGH, the circuit is enabled. It is recommended to connect and set to a logic voltage of 1.8 V after UVLO has been satisfied. |  |  |  |
| C1, C2  | PGND <i>Power Ground.</i> This is the power return for the IC. C <sub>OUT</sub> capacitor should be returned with the shor possible to these pins. |                                                                                                                                                                |  |  |  |
| C3      | AGND                                                                                                                                               | Analog Ground. This is the signal ground reference for the IC. All voltage levels are measured with respect to this pin. Connect to PGND at a single point.    |  |  |  |

### **ABSOLUTE MAXIMUM RATINGS**

| Symbol           | Parameter                                                                            |                                                  |      | Max             | Unit |  |
|------------------|--------------------------------------------------------------------------------------|--------------------------------------------------|------|-----------------|------|--|
| V <sub>IN</sub>  | Voltage on VIN Pin                                                                   |                                                  | -0.3 | 6.0             | V    |  |
| V <sub>OUT</sub> | Voltage on VOUT Pin                                                                  |                                                  | -    | 6.0             | V    |  |
| V <sub>SW</sub>  | Voltage on SW Node DC                                                                |                                                  | -0.3 | 6.0             | V    |  |
|                  |                                                                                      | Transient: 10 ns, 3 MHz<br>Voltage on Other Pins |      | 8.0             |      |  |
| V <sub>CC</sub>  | Voltage on Other Pins                                                                |                                                  |      | 6.0<br>(Note 1) | V    |  |
| ESD              | Electrostatic Discharge Protection Level                                             | Human Body Model,<br>ANSI/ESDA/JEDEC JS-001-2012 | 2    |                 | kV   |  |
|                  | Charged Device Model per JESD22-C101                                                 |                                                  |      | 1               | 1    |  |
| TJ               | Junction Temperature   Storage Temperature   Lead Soldering Temperature (10 Seconds) |                                                  | -40  | +150            | °C   |  |
| T <sub>STG</sub> |                                                                                      |                                                  | -65  | +150            | °C   |  |
| ΤL               |                                                                                      |                                                  | -    | +260            | °C   |  |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Lesser of 6.0 V or  $V_{IN}$  + 0.3 V.

### **RECOMMENDED OPERATING CONDITIONS**

| Symbol           | Parameter               |     | Max  | Unit |
|------------------|-------------------------|-----|------|------|
| V <sub>IN</sub>  | Supply Voltage          | 2.7 | 4.8  | V    |
| I <sub>OUT</sub> | Output Current (Note 2) | -   | 1200 | mA   |
| T <sub>A</sub>   | Ambient Temperature     | -40 | +85  | °C   |
| TJ               | Junction Temperature    | -40 | +125 | °C   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

2. Typical 1 A and 1.2 A  $I_{OUT}$  at  $V_{IN}$  = 2.7 V and 3.0 V, respectively.

### THERMAL PROPERTIES

| Symbol        | ol Parameter                           |    | Unit |
|---------------|----------------------------------------|----|------|
| $\theta_{JA}$ | Junction-to-Ambient Thermal Resistance | 50 | °C/W |

Junction-to-ambient thermal resistance is a function of application and board layout. This data is measured with four-layer 2s2p boards in accordance to JEDEC standard JESD51. Special attention must be paid not to exceed junction temperature  $T_{J(max)}$  at a given ambient temperature  $T_A$ .

**ELECTRICAL SPECIFICATIONS** (Recommended operating conditions, unless otherwise noted, circuit per Figure 1,  $V_{OUT}$  = 5.25 V,  $V_{IN}$  = 2.7 V to 4.8 V, and  $T_A$  = -40°C to 85°C. Typical values are given  $V_{IN}$  = 3.6 V and  $T_A$  = 25°C.)

| Symbol                | Parameter                                                    | Conditions                                                                                                                                                 | Min | Тур  | Max | Unit |
|-----------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| POWER SU              | PPLY                                                         |                                                                                                                                                            | •   | •    | -   | •    |
| l <sub>Q</sub>        | VIN Quiescent Current                                        | $V_{IN}$ = 3.6 V, $I_{OUT}$ = 0, EN = $V_{IN}$                                                                                                             | -   | 90   | 140 | μA   |
|                       |                                                              | Shutdown: EN = 0, $V_{IN}$ = 3.7 V, $V_{OUT}$ = 0 V                                                                                                        | -   | 2.7  | 10  |      |
| V <sub>UVLO</sub>     | Under-Voltage Lockout                                        | V <sub>IN</sub> Rising                                                                                                                                     | -   | 2.2  | 2.3 | V    |
| V <sub>UVLO_HYS</sub> | Under-Voltage Lockout Hysteresis                             |                                                                                                                                                            | -   | 150  | _   | mV   |
| INPUTS                |                                                              |                                                                                                                                                            |     |      |     |      |
| V <sub>IH</sub>       | Enable HIGH Voltage                                          |                                                                                                                                                            | 1.2 | -    | _   | V    |
| VIL                   | Enable LOW Voltage                                           |                                                                                                                                                            | -   | -    | 0.4 | V    |
| I <sub>PD</sub>       | Current Sink Pull-Down                                       | EN Pin, Logic HIGH                                                                                                                                         | -   | 100  | _   | nA   |
| R <sub>LOW</sub>      | Low-State Active Pull-Down                                   | EN Pin, Logic LOW                                                                                                                                          | 200 | 300  | 400 | kΩ   |
| OUTPUTS               |                                                              |                                                                                                                                                            |     |      |     |      |
| V <sub>REG</sub>      | Output Voltage Accuracy DC (Note 3)                          | Referred to $V_{OUT}$ , $V_{IN}$ = 3.0 to 4.5 V                                                                                                            | -2  | -    | 4   | %    |
| I <sub>LK_OUT</sub>   | V <sub>IN</sub> -to-V <sub>OUT</sub> Leakage Current         | V <sub>OUT</sub> = 0, EN = 0, V <sub>IN</sub> = 2.7 V                                                                                                      | -   | -    | 1   | μA   |
| I <sub>LK</sub>       | V <sub>OUT</sub> -to-V <sub>IN</sub> Reverse Leakage Current | $V_{OUT}$ = 5.25 V, EN = 0, $V_{IN}$ = 2.7 V                                                                                                               | -   | -    | 3.5 | μA   |
| V <sub>RIPPLE</sub>   | Output Ripple (Note 4)                                       | 0 mA to 1 A                                                                                                                                                | -   | 25   | _   | mV   |
| TIMING                |                                                              |                                                                                                                                                            |     |      |     |      |
| f <sub>SW</sub>       | Switching Frequency                                          | $V_{IN} = 3.6 \text{ V}, V_{OUT} = 5.25 \text{ V}, I_{LOAD} = 500 \text{ mA}$                                                                              | 2.0 | 2.5  | 3.0 | MHz  |
| t <sub>SS</sub>       | Soft-Start EN HIGH to Regulation (Note 4)                    | $ \begin{array}{l} V_{IN} = 3.0 \text{ V}, V_{OUT} = 5.25 \text{ V}, \\ I_{LOAD} = 0 \text{ mA}, \text{ C}_{OUT} = 22 \ \mu\text{F} \ (0603) \end{array} $ | _   | 1000 | -   | μs   |
| I <sub>SS</sub>       | Input Peak Current                                           |                                                                                                                                                            | -   | 90   | 200 | mA   |
| t <sub>RST</sub>      | FAULT Restart Timer (Note 4)                                 |                                                                                                                                                            | -   | 20   | -   | ms   |
| POWER STA             | AGE                                                          |                                                                                                                                                            |     |      |     |      |
| R <sub>DS(ON)N</sub>  | N-Channel Boost Switch R <sub>DS(ON)</sub>                   | V <sub>IN</sub> = 3.6 V, V <sub>OUT</sub> = 5.25 V                                                                                                         | -   | 80   | 130 | mΩ   |
| R <sub>DS(ON)P</sub>  | P-Channel Sync. Rectifier R <sub>DS(ON)</sub>                | V <sub>IN</sub> = 3.6 V, V <sub>OUT</sub> = 5.25 V                                                                                                         | -   | 65   | 115 | mΩ   |
| $I_{V\_LIM}$          | Boost Valley Current Limit                                   | V <sub>OUT</sub> = 5.25 V                                                                                                                                  | -   | 2.3  | -   | Α    |
| I <sub>V_LIM_SS</sub> | Boost Soft-Start Valley Current Limit                        | V <sub>IN</sub> < V <sub>OUT</sub> < V <sub>OUT_TARGET</sub>                                                                                               | -   | 1.3  | -   | Α    |
| T <sub>150T</sub>     | Over-Temperature Protection (OTP)                            |                                                                                                                                                            | -   | 150  | -   | °C   |
| T <sub>150H</sub>     | OTP Hysteresis                                               |                                                                                                                                                            | -   | 20   | _   | °C   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

3. DC I<sub>LOAD</sub> from 0 to 1 A. V<sub>OUT</sub> measured from mid-point of output voltage ripple. Effective capacitance of  $C_{OUT} \ge 5 \mu F$ .

4. Guaranteed by design and characterization; not tested in production.

### **TYPICAL CHARACTERISTICS**

(Unless otherwise specified,  $V_{IN}$  = 3.6 V,  $V_{OUT}$  = 5.25 V,  $T_A$  = 25°C, and circuit and components according to Figure 1.)



Figure 5. Quiescent Current vs. Input Voltage and Temperature



Figure 7. Efficiency vs. Load Current and Input Voltage



Figure 9. Output Regulation vs. Load Current and Input Voltage



Figure 6. Shutdown Current vs. Load Current and Temperature



Figure 8. Efficiency vs. Load Current and Temperature





### TYPICAL CHARACTERISTICS (continued)

(Unless otherwise specified,  $V_{IN}$  = 3.6 V,  $V_{OUT}$  = 5.25 V,  $T_A$  = 25°C, and circuit and components according to Figure 1.)



Figure 11. Output Ripple vs. Load Current and Input Voltage



Figure 12. Switching Frequency vs. Load Current and Temperature



Figure 13. Startup, No Load



Figure 14. Overload Protection



Figure 15. Load Transient, 3.8 V<sub>IN</sub>, 0  $\Leftrightarrow$  500 mA, 8  $\mu$ s Edge

### FUNCTIONAL DESCRIPTION

### Overview

FAN48618 is a synchronous boost regulator, typically operating at 2.5 MHz in Continuous Conduction Mode (CCM), which occurs at moderate to heavy load current and low V<sub>IN</sub> voltage. Typically, 1 A and 1.2 A output currents can be obtained at input voltages  $\geq$  2.7 V and  $\geq$  3.0 V, respectively. Passive component derating must be taken into consideration, as well as, thermal properties of the regulator.

| Table I. | OPERATING MODES |  |
|----------|-----------------|--|
| Mode     | Description     |  |

| Mode           | Description                                                                 | Invoked When:                      |
|----------------|-----------------------------------------------------------------------------|------------------------------------|
| LIN            | Linear Startup                                                              | V <sub>IN</sub> > V <sub>OUT</sub> |
| SS             | SS Boost Soft–Start V <sub>IN</sub> < V <sub>OUT</sub> < V <sub>OUT</sub> < |                                    |
| BST Boost Mode |                                                                             | $V_{OUT} = V_{OUT(TARGET)}$        |

## Table 2. BOOST STARTUP SEQUENCE

### The current-mode modulator achieves excellent transient response and smooth transitions between CCM and DCM operation. During CCM operation, the device maintains a switching frequency of about 2.5 MHz. In light-load operation (DCM), frequency is naturally reduced to

### Startup and Shutdown

maintain high efficiency.

**Boost Mode Regulation** 

When EN is LOW, all bias circuits are off and the regulator enters Shutdown Mode. During shutdown, current flow is prevented from  $V_{IN}$  to  $V_{OUT}$ , as well as reverse flow from  $V_{OUT}$  to  $V_{IN}$ . It is recommended to keep load current draw below 50 mA until the device successfully executes startup. The following table describes the startup sequence.

| Start Mode | Entry                       | Exit                                | End Mode | Timeout (μs) |
|------------|-----------------------------|-------------------------------------|----------|--------------|
| LIN1       | $V_{IN} > V_{UVLO}, EN = 1$ | $V_{OUT} > V_{IN} - 300 \text{ mV}$ | SS       |              |
|            |                             | TIMEOUT                             | LIN2     | 512          |
| LIN2       | LIN1 Exit                   | $V_{OUT} > V_{IN} - 300 \text{ mV}$ | SS       |              |
|            |                             | TIMEOUT                             | FAULT    | 1024         |
| SS         | LIN1 or LIN2 Exit           | $V_{OUT} = V_{OUT(TARGET)}$         | BST      |              |
|            |                             | OVERLOAD TIMEOUT                    | FAULT    | 64           |

### Linear Startup (LIN) Mode

When EN is HIGH and  $V_{IN} > V_{UVLO}$ , the regulator attempts to bring  $V_{OUT}$  within 300 mV of  $V_{IN}$  using the internal fixed current source from  $V_{IN}$  (Q2). The current is limited to the Iss set point, which is typically 90 mA. The linear charging current is limited to a maximum of 200 mA to prevent any "brownout" situations where the system voltage drops too low. During LIN1 Mode, if VOUT reaches  $V_{IN}$ -300 mV, SS Mode is initiated. Otherwise, LIN1 Mode expires after 512 µs and LIN2 Mode is entered. In LIN2 Mode, the current source is equal to LIN1 current source I<sub>ss</sub>, typically 90 mA. If  $V_{OUT}$  fails to reach  $V_{IN}$ -300 mV after 1024 µs, a fault condition is declared and the device waits 20 ms (t<sub>RST</sub>) to attempt an automatic restart.

### Soft-Start (SS) Mode

Upon the successful completion of LIN Mode ( $V_{OUT} \ge V_{IN}$ -300 mV), the regulator begins switching with boost pulses current limited to 50% of nominal level. During SS Mode, if  $V_{OUT}$  fails to reach regulation during the SS ramp sequence for more than 64 µs, a fault is declared. If a large  $C_{OUT}$  is used, the reference is automatically stepped slower to avoid excessive input current draw.

### Boost (BST) Mode

This is the normal operating mode of the regulator.

### Fault State

The regulator enters Fault State under any of the following conditions:

- V<sub>OUT</sub> fails to achieve the voltage required to advance from LIN Mode to SS Mode.
- V<sub>OUT</sub> fails to achieve the voltage required to advance from SS Mode to BST Mode.
- Boost current limit triggers for 2 ms during BST Mode.
- V<sub>IN</sub> V<sub>OUT</sub> > 300 mV; this fault can only occur after successful completion of the soft–start sequence.
- $V_{IN} < V_{UVLO}$

Once a fault is triggered, the regulator stops switching and presents a high–impedance path between VIN and VOUT. After waiting 20 ms, an automatic restart is attempted.

### **Over-Temperature Protection**

The regulator shuts down if the die temperature exceeds 150°C. Restart occurs when the IC has cooled by approximately 20°C.

### APPLICATION INFORMATION

### Output Capacitance (COUT)

The effective capacitance  $(C_{EFF (Note 5)})$  of small, high-value ceramic capacitors decreases as their bias voltage increases, as illustrated in the graph below:



Figure 16. C<sub>EFF</sub> for 22 μF, 0603, X5R, 10 V-Rated Capacitor (SEMCO CL10A226MP8NUNE)

FAN48618 is guaranteed for stable operation with the typical value of  $C_{EFF}$  outlined in the table below.

Table 3. TYPICAL CEFF REQUIRED FOR STABILITY

| Ор                   |                     |                        |                       |
|----------------------|---------------------|------------------------|-----------------------|
| V <sub>OUT</sub> (V) | V <sub>IN</sub> (V) | I <sub>LOAD</sub> (mA) | C <sub>EFF</sub> (μF) |
| 5.25                 | 2.7 to 4.5          | 0 to 1000              | 5                     |

5. C<sub>EFF</sub> varies by manufacturer, capacitor material, and case size.

### Inductor Selection

Recommended nominal inductance value is 0.47 µH.

The FAN48618 employs valley–current limiting, so peak inductor current can reach 3.6 A for a short duration during overload conditions. Saturation causes the inductor current ripple to increase under high loading, as only the valley of the inductor current ripple is controlled.

### Startup

Input current limiting is active during soft-start, which limits the current available to charge  $C_{OUT}$  and any additional capacitance on the  $V_{OUT}$  line. If the output fails

to achieve regulation within the limits described in the Soft–Start section above, a fault occurs, causing the circuit to shut down. It waits about 20 ms before attempting a restart. If the total combined output capacitance is very high, the circuit may not start on the first attempt, but eventually achieves regulation if no load is present. If a high current load and high capacitance are both present during soft–start, the circuit may fail to achieve regulation and continually attempt soft–start, only to have the output capacitance discharged by the load when in Fault State.

### **Output Voltage Ripple**

Output voltage ripple is inversely proportional to  $C_{OUT}$ . During  $t_{ON}$ , when the boost switch is on, all load current is supplied by  $C_{OUT}$ .

$$V_{\text{RIPPLE}(P-P)} = t_{\text{ON}} \cdot \frac{I_{\text{LOAD}}}{C_{\text{OUT}}} \tag{eq. 1}$$

and

$$t_{ON} = t_{SW} \cdot D = t_{SW} \cdot \left(1 - \frac{V_{IN}}{V_{OUT}}\right)$$
 (eq. 2)

therefore:

$$V_{\text{RIPPLE}(P-P)} = t_{\text{SW}} \cdot \left(1 - \frac{V_{\text{IN}}}{V_{\text{OUT}}}\right) \cdot \frac{I_{\text{LOAD}}}{C_{\text{OUT}}} \tag{eq. 3}$$

where:

$$t_{SW} = \frac{1}{f_{SW}}$$
 (eq. 4)

The maximum  $V_{RIPPLE}$  occurs when  $V_{IN}$  is minimum and  $I_{LOAD}$  is maximum. For better ripple performance, more output capacitance can be added.

### Layout Recommendations

The layout recommendations below highlight various topcopper pours by using different colors. To minimize spikes at VOUT,  $C_{OUT}$  must be placed as close as possible to PGND and VOUT, as shown below. For best thermal performance, maximize the pour area for all planes other than SW. The ground pour, especially, should fill all available PCB surface area and be tied to internal layers with a cluster of thermal vias.



Figure 17. Layout Recommendation

### **ORDERING INFORMATION**

| Part Number    | Device Marking | V <sub>OUT</sub> | Operating<br>Temperature Range | Package                                                             | ${\sf Shipping}^\dagger$ |
|----------------|----------------|------------------|--------------------------------|---------------------------------------------------------------------|--------------------------|
| FAN48618BUC53X | 19             | 5.25 V           | –40°C to 85°C                  | 9–Bump, 0.4 mm Pitch, Wafer–<br>Level Chip–Scale Package<br>(WLCSP) | 3000 / Tape & Reel       |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

TINYBOOST is registered trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries.

### PACKAGE DIMENSIONS



onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, cost

### PUBLICATION ORDERING INFORMATION

LITERATURE FULFILLMENT:

### TECHNICAL SUPPORT

Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative