

# Kintex UltraScale & Virtex UltraScale FPGA Speed Specification Changes

XCN16031 (v1.0) December 20, 2016

Product Change Notice – For Your Information

#### **Overview**

Thank you for designing with the Xilinx Kintex® UltraScale™ and Virtex® UltraScale™ FPGA device families. The purpose of this notification is to inform Xilinx customers of changes to the Kintex UltraScale and Virtex UltraScale FPGA timing specifications with an updated Vivado® speed file version requirement.

## **Description**

Xilinx is updating Kintex UltraScale FPGA and Virtex UltraScale FPGA timing specifications for certain SelectIO™ primitive pin timing and inclusion of clock-to-clock skew checks. Designs using memory interfaces and/or SelectIO applications in Native and Component mode are required to be re-timed and any timing violations to be corrected.

Earlier Production UltraScale speed files have a small number of pin timing inaccuracies and missing clock-to-clock skew requirements that impact some SelectIO primitives. These discrepancies can result in calibration failures or data errors on certain interfaces. New designs must be generated using Vivado 2016.4 or later. Existing designs must be re-timed using the new speed files and updates made, if timing violations occur or as necessary (Refer to Design Advisory AR# 68169 for additional information).

The following timing parameters have been updated in the Speed File:

- OSERDESE3 skew check between CLK and CLKDIV inputs
- ISERDESE3 skew check between CLK and CLK\_B inputs
- IDDRE1 skew check between C and CB inputs
- BITSLICE\_CONTROL skew check between RIU\_CLK and PLL\_CLK inputs for when used for DDR3, DDR4, and RLDRAM3 interfaces
- BITSLICE\_CONTROL, RXTX\_BITSLICE, RX\_BITSLICE, TX\_BITSLICE, ISERDESE3, IDELAYE3, and ODELAYE3 pin timing parameters

Table 1: Speed Specification Version for Kintex UltraScale Devices

| Vivado Release<br>Version | Speed<br>Specification | Device  |
|---------------------------|------------------------|---------|
| 2016.4                    | 1.23                   | XCKU025 |
|                           |                        | XCKU035 |
|                           |                        | XCKU040 |
|                           |                        | XCKU060 |
|                           | 1.24                   | XCKU085 |
|                           |                        | XCKU095 |
|                           |                        | XCKU115 |

© Copyright 2016 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.



Table 2: Speed Specification Version for Virtex UltraScale Devices

| Vivado Release<br>Version | Speed<br>Specification | Device  |
|---------------------------|------------------------|---------|
| 2016.4                    | 1.24                   | XCVU080 |
|                           |                        | XCVU095 |
|                           |                        | XCVU440 |
|                           | 1.25                   | XCVU065 |
|                           |                        | XCVU125 |
|                           |                        | XCVU160 |
|                           |                        | XCVU190 |

Note: Refer to Design Advisory AR# 68169

#### **Products Affected**

This notice applies to all Kintex UltraScale and Virtex UltraScale FPGA device families. The products affected include all standard part numbers and specification control document (SCD) versions of these standard part numbers. There are no changes to the silicon related to this change.

### **Key Dates**

These changes are effective upon this PCN release.

## Response

No response is required. For additional information or questions, please contact Xilinx Technical Support

**Important Notice**: Xilinx Customer Notifications (XCNs, XDNs, and Quality Alerts) can be delivered via e-mail alerts sent by the Support website (<a href="http://www.xilinx.com/support">http://www.xilinx.com/support</a>). Register today and personalize your "Documentation and Design Advisory Alerts" area to include Customer Notifications. Xilinx Support provides many benefits, including the ability to receive alerts for new and updated information about specific products, as well as alerts for other publications such as data sheets, errata, application notes, etc. For information on how to sign up, refer to Answer Record 18683: <a href="http://www.xilinx.com/support/answers/18683.htm">http://www.xilinx.com/support/answers/18683.htm</a>.

#### **Additional Documentation**

Kintex UltraScale FPGA Data Sheet: DC and Switching Characteristics:

https://www.xilinx.com/support/documentation/data\_sheets/ds892-kintex-ultrascale-data-sheet.pdf .

Virtex UltraScale FPGA Data Sheet: DC and Switching Characteristics:

https://www.xilinx.com/support/documentation/data\_sheets/ds893-virtex-ultrascale-data-sheet.pdf

Design Advisory AR# 68169



## **Revision History**

The following table shows the revision history for this document:

| Date       | Version | Description of Revisions |  |
|------------|---------|--------------------------|--|
| 12/20/2016 | 1.0     | Initial release.         |  |

#### **Notice of Disclaimer**

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials, or to advise you of any corrections or update. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of the Limited Warranties which can be viewed at http://www.xilinx.com/warranty.htm; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in Critical Applications: http://www.xilinx.com/warranty.htm#critapps.