











SCPS259B - DECEMBER 2014-REVISED DECEMBER 2018

TCA9617B

# TCA9617B Level-Translating FM+ I<sup>2</sup>C Bus Repeater

#### **Features**

- Two-Channel Bidirectional I<sup>2</sup>C Buffer
- Support for Standard Mode, Fast Mode (400 kHz), and Fast Mode+ (1 MHz) I<sup>2</sup>C Operation
- Operating Supply Voltage Range of 0.8 V to 5.5 V on A-Side
- Operating Supply Voltage Range of 2.2 V to 5.5 V on B-Side
- Voltage-Level Translation From 0.8 V to 5.5 V and 2.2 V to 5.5 V
- Footprint and Function Replacement for TCA9517
- Active-High Repeater-Enable Input
- Open-Drain I<sup>2</sup>C I/O
- 5.5-V Tolerant I<sup>2</sup>C and Enable Input Support
- Lockup-Free Operation
- Powered-Off High-Impedance I<sup>2</sup>C Bus Pins
- Support for Clock Stretching and Multiple Master Arbitration Across The Device
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 4000-V Human-Body Model (A114-A)
  - 1500-V Charged-Device Model (C101)

# 2 Applications

- Servers
- Routers (Telecom Switching Equipment)
- Industrial Equipment
- Products With Many I<sup>2</sup>C Slaves and/or Long PCB Traces

# 3 Description

The TCA9617B is a BiCMOS dual bidirectional buffer intended for I<sup>2</sup>C bus and SMBus systems. It can provide bidirectional voltage-level translation (uptranslation and down-translation) between voltages (down to 0.8 V) and higher voltages (2.2 V to 5.5 V) in mixed-mode applications. This device enables I<sup>2</sup>C and similar bus systems to be extended, without degradation of performance even during level shifting.

The TCA9617B buffers both the serial data (SDA) and the serial clock (SCL) signals on the I<sup>2</sup>C bus, allowing two buses of 550 pF to be connected in an I<sup>2</sup>C application. This device can also be used to isolate two halves of a bus for voltage and capacitance.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |  |
|-------------|-----------|-------------------|--|--|
| TCA9617B    | VSSOP (8) | 3.00 mm × 3.00 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.





# **Table of Contents**

| 1 | Features 1                           |                    | ription                        |            |
|---|--------------------------------------|--------------------|--------------------------------|------------|
| 2 | Applications 1                       | 8.4 Device Functi  | onal Modes                     | 11         |
| 3 | Description 1                        | 9 Application and  | Implementation                 | 12         |
| 4 | Revision History2                    | 9.1 Application In | formation                      | 12         |
| 5 | Pin Configuration and Functions3     | 9.2 Typical Applic | ation                          | 12         |
| 6 | Specifications                       | 10 Power Supply R  | ecommendations                 | 15         |
| · | 6.1 Absolute Maximum Ratings         | 11 Layout          |                                | 16         |
|   | 6.2 ESD Ratings                      | 11.1 Layout Guid   | elines                         | 16         |
|   | 6.3 Recommended Operating Conditions | 11.2 Layout Exan   | nple                           | 16         |
|   | 6.4 Thermal Information              | 12 Device and Doc  | umentation Support             | 17         |
|   | 6.5 Electrical Characteristics 5     | 12.1 Receiving N   | otification of Documentation L | Jpdates 17 |
|   | 6.6 Timing Requirements              | 12.2 Community     | Resource                       | 17         |
|   | 6.7 Typical Characteristics          | 12.3 Trademarks    |                                | 17         |
| 7 | Parameter Measurement Information    | 12.4 Electrostatic | Discharge Caution              | 17         |
| 8 | Detailed Description9                | 12.5 Glossary      |                                | 17         |
| - | 8.1 Overview                         |                    | kaging, and Orderable          | 17         |
|   | 5                                    |                    |                                |            |

# 4 Revision History

| Changes from Revision A (December 2014) to Revision B                                                                 |      |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------|------|--|--|--|
| Changed the appearance of the DGK pin out image                                                                       | 3    |  |  |  |
| • Changed V <sub>CCA</sub> < V <sub>CCB</sub> To: V <sub>CCA</sub> ≤ V <sub>CCB</sub> in the Design Requirements list | 12   |  |  |  |
| Changes from Original (December 2014) to Revision A                                                                   | Page |  |  |  |
| Initial release of full version.                                                                                      | 1    |  |  |  |



## 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN                                                                                               |                                                     | DESCRIPTION                                                                                |  |  |
|---------------------------------------------------------------------------------------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------|--|--|
| NAME                                                                                              | NO.                                                 | DESCRIPTION                                                                                |  |  |
| VCCA                                                                                              | 1                                                   | A-side supply voltage (0.8 V to 5.5 V)                                                     |  |  |
| SCLA 2 I <sup>2</sup> C SCL line, A side. Connect to V <sub>CCA</sub> through a pull-up resistor. |                                                     |                                                                                            |  |  |
| SDAA                                                                                              | 3                                                   | I <sup>2</sup> C SDA line, A side. Connect to V <sub>CCA</sub> through a pull-up resistor. |  |  |
| GND                                                                                               | 4                                                   | Supply ground                                                                              |  |  |
| EN                                                                                                | 5                                                   | Active-high repeater enable input                                                          |  |  |
| SDAB                                                                                              | 6                                                   | I <sup>2</sup> C SDA line, B side. Connect to V <sub>CCB</sub> through a pull-up resistor. |  |  |
| SCLB                                                                                              | 7                                                   | I <sup>2</sup> C SCL line, B side. Connect to V <sub>CCB</sub> through a pull-up resistor. |  |  |
| VCCB                                                                                              | 8 B-side and device supply voltage (2.2 V to 5.5 V) |                                                                                            |  |  |

# 6 Specifications

# 6.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                                   |                    |      | MIN  | MAX | UNIT |
|------------------|---------------------------------------------------|--------------------|------|------|-----|------|
| $V_{CCB}$        | Supply voltage range                              |                    |      | -0.5 | 7   | V    |
| $V_{CCA}$        | Supply voltage range                              |                    |      | -0.5 | 7   | V    |
| $V_{I}$          | Enable input voltage range (2)                    |                    | -0.5 | 7    | V   |      |
| V <sub>I/O</sub> | I <sup>2</sup> C bus voltage range <sup>(2)</sup> |                    |      |      | 7   | V    |
| I <sub>IK</sub>  | Input clamp current                               | V <sub>1</sub> < 0 |      |      | -50 | A    |
| I <sub>OK</sub>  | Output clamp current                              | V <sub>O</sub> < 0 |      |      | -50 | mA   |
|                  | Continuous output current                         |                    |      | ±50  | mA  |      |
| IO               | Continuous current through V <sub>CC</sub> or GND |                    |      | ±100 | mA  |      |
| T <sub>stg</sub> | Storage temperature range                         |                    |      |      |     |      |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.



### 6.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±4000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1500 | V    |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                                | MIN | MAX       | UNIT |
|------------------|--------------------------------|-----|-----------|------|
| $V_{CCA}$        | Supply voltage, A-side bus     | 0.8 | $V_{CCB}$ | V    |
| $V_{CCB}$        | Supply voltage, B-side bus     | 2.2 | 5.5       | V    |
| I <sub>OLA</sub> | Low-level output current       |     | 30        | mA   |
| I <sub>OLB</sub> | Low-level output current       | 0.1 | 30        | mA   |
| T <sub>A</sub>   | Operating free-air temperature | -40 | 85        | °C   |

#### 6.4 Thermal Information

|                      |                                              | TCA9617B |      |
|----------------------|----------------------------------------------|----------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DGK      | UNIT |
|                      |                                              | 8 PINS   |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 171.8    | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 61.2     | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 93.6     | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 7.9      | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 91.9     | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions.



# 6.5 Electrical Characteristics

 $V_{CCB}$  = 2.2 V to 5.5 V, GND = 0 V,  $T_A$  = -40°C to 85°C (unless otherwise noted)

|                  | PARAMETER                           |                      | TEST CONDITIONS                                                                                              | V <sub>CCB</sub> | MIN                  | TYP  | MAX                       | UNIT |
|------------------|-------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------|------------------|----------------------|------|---------------------------|------|
| V <sub>IK</sub>  | Input clamp voltage                 |                      | I <sub>I</sub> = -18 mA                                                                                      | 2.2 V to 5.5 V   |                      |      | -1.2                      | V    |
| V <sub>OL</sub>  | Low-level output voltage SDAB, SCLB |                      | I <sub>OL</sub> = 100 μA or 30 mA,<br>V <sub>ILA</sub> = 0 V                                                 | 2.2 V to 5.5 V   | 0.48                 | 0.53 | 0.58                      | V    |
|                  |                                     | SDAA, SCLA           | I <sub>OL</sub> = 30 mA                                                                                      |                  |                      | 0.1  | 0.23                      |      |
|                  |                                     | SDAA, SCLA           |                                                                                                              |                  | $0.7 \times V_{CCA}$ |      | 5.5                       |      |
| $V_{IH}$         | High-level input voltage            | SDAB, SCLB           |                                                                                                              | 2.2 V to 5.5 V   | $0.7 \times V_{CCB}$ |      | 5.5                       | V    |
|                  |                                     | EN                   |                                                                                                              |                  | $0.7 \times V_{CCB}$ |      | 5.5                       |      |
|                  |                                     | SDAA, SCLA           |                                                                                                              |                  |                      |      | 0.3 ×<br>V <sub>CCA</sub> |      |
| $V_{IL}$         | Low-level input voltage             | SDAB, SCLB           |                                                                                                              | 2.2 V to 5.5 V   |                      |      | 0.4                       | V    |
|                  |                                     | EN                   |                                                                                                              |                  |                      |      | 0.3 ×<br>V <sub>CCB</sub> |      |
| I <sub>CCA</sub> | Quiescent supply current            | for V <sub>CCA</sub> | Both channels low, SDAA = SCLA = GND and $I_{OLB}$ =100 $\mu$ A, or SDAA = SCLA = open and SDAB = SCLB = GND | 2.2 V to 5.5 V   |                      |      | 13                        | μΑ   |
| I <sub>CCB</sub> | Quiescent supply current            |                      | Both Channels high, SDAA = SCLA = $V_{CCA}$ B-side pulled up to $V_{CCB}$ with pull-up resistors             | 5.5 V            |                      | +4.5 | +7                        | mA   |
|                  |                                     |                      | Both channels low,<br>SDAA = SCLA = GND,<br>I <sub>OLB</sub> = 100 μA                                        |                  |                      | +5.7 | +8.1                      |      |
|                  |                                     |                      | $V_I = V_{CCB}$                                                                                              |                  | -1                   |      | +1                        |      |
|                  |                                     | SDAB, SCLB           | $V_I = 0.2 V, EN = 0$                                                                                        | 2.2 V to 5.5 V   | -10                  |      | +10                       |      |
|                  |                                     |                      | $V_I = V_{CCB} - 0.2 \text{ V}$                                                                              |                  | -1                   |      | +1                        |      |
|                  |                                     |                      | $V_{I} = 5.5 \text{ V}, V_{CCA} = 0 \text{ V}$                                                               | 0 V              | -10                  |      | +10                       |      |
|                  | Input leakage current               |                      | $V_I = V_{CCA}$                                                                                              |                  | -1                   |      | +1                        | ^    |
| l <sub>l</sub>   | input leakage current               | SDAA, SCLA           | $V_I = 0.2 \text{ V}, \text{ EN} = 0$                                                                        | 2.2 V to 5.5 V   | -10                  |      | +10                       | μА   |
|                  |                                     | SDAA, SCLA           | $V_I = V_{CCA} - 0.2 \text{ V}$                                                                              |                  | -1                   |      | +1                        |      |
|                  |                                     |                      | $V_{I} = 5.5 \text{ V}, V_{CCA} = 0 \text{ V}$                                                               | 0 V              | -10                  |      | +10                       |      |
|                  |                                     | EN                   | $V_I = V_{CCB}$                                                                                              |                  | -1                   |      | +1                        |      |
|                  |                                     | EN                   | V <sub>I</sub> = 0.2 V                                                                                       |                  | -25                  |      |                           |      |
| Cı               | Input capacitance                   | EN                   | V <sub>I</sub> = 3 V or 0 V                                                                                  | 3.3 V            |                      |      | 7                         |      |
|                  |                                     | SCLA SDAA            | V = 3 V or 0 V                                                                                               | 3.3 V            |                      |      | 9                         |      |
| 0                | Innut/output conscit                | SCLA, SDAA           | $V_1 = 3 \text{ V or } 0 \text{ V}$                                                                          | 0 V              |                      |      | 9                         | pF   |
| C <sub>I/O</sub> | Input/output capacitance            | COLD CDAD            | V = 2 V or 0 V                                                                                               | 3.3 V            |                      |      | 14                        |      |
|                  |                                     | SCLB, SDAB           | $V_I = 3 \text{ V or } 0 \text{ V}$                                                                          | 0 V              |                      |      | 14                        |      |



#### 6.6 Timing Requirements

 $V_{CCA} = 0.8 \text{ V}$  to 5.5 V,  $V_{CCB} = 2.2 \text{ V}$  to 5.5 V, GND = 0 V,  $T_A = -40^{\circ}\text{C}$  to 85°C (unless otherwise noted)  $^{(1)(2)(3)}$ 

| OOA                             |                   | COD                |                 |                | •                      |            |      |      |      |     |  |
|---------------------------------|-------------------|--------------------|-----------------|----------------|------------------------|------------|------|------|------|-----|--|
|                                 | PARAME            | TER                | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS        | MIN        | TYP  | MAX  | UNIT |     |  |
|                                 |                   |                    | SDAB, SCLB      | SDAA, SCLA     |                        | 42         | 55   | 90   |      |     |  |
| t <sub>PLH</sub>                | Propagation       | Propagation delay  |                 | SDAB, SCLB     | V <sub>CCB</sub> ≤ 3 V | 61         | 88   | 137  | ns   |     |  |
|                                 |                   |                    | SDAA, SCLA      | SUAD, SCLB     | V <sub>CCB</sub> > 3 V | 61         | 94   | 250  |      |     |  |
|                                 | Propagation delay |                    | SD.             |                | SDAB, SCLB             | SDAA, SCLA |      | 69   | 93   | 144 |  |
| t <sub>PHL</sub>                |                   |                    | SDAA, SCLA      | SDAB, SCLB     |                        | 68         | 90   | 140  | ns   |     |  |
| t <sub>TLH</sub> <sup>(4)</sup> | Transition time   | B side             | 30%             | 70%            |                        |            | 88   |      |      |     |  |
| 'TLH'                           |                   | A side             | 30%             | 70%            |                        |            | 37   |      | ns   |     |  |
|                                 | Transition time   | B side             | 700/            | 000/           |                        | 5.40       | 6.41 | 13.8 |      |     |  |
| t <sub>THL</sub>                |                   | A side             | 70%             | 30%            |                        | 1.40       | 4.71 | 11.3 | ns   |     |  |
| t <sub>su,en</sub>              | Setup time,       | EN high before Sta | 100             |                |                        | ns         |      |      |      |     |  |

- (1) Times are specified with loads of 240  $\Omega$  ±1% and 400 pF ±10% on B-side and 240  $\Omega$  ±1% and 200 pF ±10% on A-side. Different load resistance and capacitance alter the rise time, thereby changing the propagation delay and transition times.
- Times are specified with A-side signals pulled up to  $V_{CCA}$  and B-side signals pulled up to  $V_{CCB}$ . Typical values were measured with  $V_{CCA} = 0.9 \text{ V}$  and  $V_{CCB} = 2.5 \text{ V}$  at  $T_A = 25^{\circ}\text{C}$ , unless otherwise noted.  $T_{TLH}$  is determined by the pull-up resistance and load capacitance. (3)
- EN should change state only when the global bus and the repeater port are in an idle state.

## 6.7 Typical Characteristics





Submit Documentation Feedback

Copyright © 2014-2018, Texas Instruments Incorporated



## 7 Parameter Measurement Information



Figure 3. Test Circuit for Open-Drain Output from A to B



- A.  $V_{CCA} = 0.9 \text{ V}$
- B.  $V_{CCB} = 2.5 \text{ V}$
- C.  $R_{PUA} = R_{PUB} = 240 \Omega$  on the A-side and the B-side
- D.  $C_{LA} = 200 \text{ pF}$  on A-side and  $C_{LB} = 400 \text{ pF}$  on B-side (includes probe and jig capacitance)
- E. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ , slew rate  $\geq$  1 V/ns
- F. The outputs are measured one at a time, with one transition per measurement.

Figure 4. Test Circuit for Open-Drain Output from B to A



# **Parameter Measurement Information (continued)**



Figure 5. Propagation Delay And Transition Times (A to B)



Figure 6. Propagation Delay And Transition Times (B to A)

Submit Documentation Feedback



# 8 Detailed Description

#### 8.1 Overview

The TCA9617B is a BiCMOS dual bidirectional buffer intended for I<sup>2</sup>C bus and SMBus systems. As with the standard I<sup>2</sup>C system, pull-up resistors are required to provide the logic high levels on the buffered bus. The TCA9617B has standard open-drain configuration of the I<sup>2</sup>C bus. The size of these pull-up resistors depends on the system, but each side of the repeater must have a pull-up resistor. The device is designed to work with Standard mode, Fast mode and Fast Mode+ I<sup>2</sup>C devices. The SCL and SDA lines shall be at high-impedance when either one of the supplies is powered off.

The TCA9617B B-side drivers operate from 2.2 V to 5.5 V. The output low level for this internal buffer is approximately 0.5 V, but the input voltage must be below  $V_{\rm IL}$  when the output is externally driven low. The higher-voltage low signal is called a buffered low. When the B-side I/O is driven low internally, the low is not recognized as a low by the input. This feature prevents a lockup condition from occurring when the input low condition is released. This type of design on the B side prevents it from being used in series with another TCA9617B B-side or other buffers that incorporate a static or dynamic offset voltage. This is because these devices do not recognize buffered low signals as a valid low and do not propagate it as a buffered low again.

The TCA9617B A-side drivers operate from 0.8 V to 5.5 V and do not have the buffered low feature (or the static offset voltage). This means that a low signal on the B side translates to a nearly 0-V low on the A side, which accommodates smaller voltage swings of low-voltage logic. The output pull-down on the A side drives a hard low, and the input level is set to 0.3  $V_{\rm CCA}$  to accommodate the need for a lower low level in systems where the low-voltage-side supply voltage is as low as 0.8 V.

The A side of two or more TCA9617Bs can be connected together to allow a star topology, with the A side on the common bus. Also, the A side can be connected directly to any other buffer with static or dynamic offset voltage. Multiple TCA9617Bs can be connected in series, A side to B side, with no buildup in offset voltage with only time-of-flight delays to consider.

The TCA9617B includes a power-up circuit that keeps the output drivers turned off until  $V_{CCB}$  is above 2.0 V and  $V_{CCA}$  is above 0.7 V.  $V_{CCA}$  is only used to provide references for the A-side input comparators and the power-good-detect circuit. The TCA9617B internal circuitry and all I/Os are powered by the  $V_{CCB}$  pin.

After power up and with the EN high, the A side falling below 0.7  $V_{CCA}$  turns on the corresponding B-side driver (either SDA or SCL) and drives the B-side down momentarily to 0 V before settling to approximately 0.5 V. When the A-side rises above 0.3  $V_{CCA}$ , the B-side pull-down driver is turned off and the external pull-up resistor pulls the pin high. If the B side falls first and goes below 0.7  $V_{CCB}$ , the A-side driver is turned on and drives the A-side to 0 V. When the B-side rises above 0.45 V, the A-side pull-down driver is turned off and the external pull-up resistor pulls the pin high.



#### 8.2 Functional Block Diagram



Copyright © 2017, Texas Instruments Incorporated

#### 8.3 Feature Description

#### 8.3.1 Bidirectional Level Translation

The TCA9617B can provide bidirectional voltage level translation (up-translation and down-translation) between low voltages (down to 0.8 V) and higher voltages (2.2 V to 5.5 V) in mixed-mode applications.

#### 8.3.2 Low to High Transition Characteristics

Figure 8 depicts the offset voltage on the B side of the device. As shown in Figure 8 the slave releases and the B-side rises, and it will rise to 0.5 V and stay there until the A-side rises above 0.3  $V_{CCA}$ . This effect can cause the low level signal to have a "pedestal." Once the voltage on the A-side crosses 0.3  $V_{CCA}$ , the B-side will continue to rise to  $V_{CCB}$ .

Due to nature of the B-side pedestal and the static offset voltage, there will be a slight overshoot as the B-side rises from being externally driven low to the 0.5 V offset. The TCA9617B is designed to control this behavior provided the system is designed with rise times greater than 20 ns. Therefore, care should be taken to limit the pull-up strength when devices with rise time accelerators are present on the B side. Excessive overshoot on the B-side pedestal may cause devices with rise time accelerators to trip prematurely if the overshoot is more than accelerator thresholds. Since the A-side does not have a static offset low voltage, no pedestal is seen on the A-side as shown in Figure 7.



#### **Feature Description (continued)**

#### 8.3.3 High to Low Transition Characteristics

When the A side of the bus is driven to 0.7  $V_{CCA}$ , the B side driver will turn on. This will drive the B-side to 0 V for a short period (see Figure 8) and then the B-side will rise to the static offset voltage of 0.5 V ( $V_{OL}$  of TCA9617B). This effect, called an inverted pedestal, allows the B-side to drive to logic low much faster than driving to the static offset. Driving to the static offset voltage requires that the fall time be slowed to prevent ringing.



Figure 7. Bus A (0.8 V to 5.5 V Bus) Waveform



Figure 8. Bus B (2.2 V to 5.5 V Bus) Waveform

#### 8.4 Device Functional Modes

The TCA9617B has an active-high enable (EN) input with an internal pull-up to  $V_{\text{CCB}}$ , which allows the user to select when the repeater is active. This can be used to isolate a badly behaved slave on power-up reset. It should never change state during an  $I^2C$  operation, because disabling during a bus operation may hang the bus, and enabling part way through the bus cycles could confuse the  $I^2C$  parts being enabled. The EN input should change state only when the global bus and repeater port are in the idle state to prevent system failures.

**Table 1. Function Table** 

| INPUT<br>EN | FUNCTION                   |
|-------------|----------------------------|
| L           | Outputs disabled           |
| Н           | SDAA = SDAB<br>SCLA = SCLB |



## 9 Application and Implementation

#### 9.1 Application Information

A typical application is shown in Figure 9. In this example, the system master is running on a 0.9-V I<sup>2</sup>C bus, and the slave is connected to a 2.5-V bus. Both buses are running at 400 kHz. Decoupling capacitors are required but are not shown in Figure 14 for simplicity.

The TCA9617B is 5-V tolerant so no additional circuits are required to translate between 0.8-V to 5.5-V bus voltages and 2.7-V to 5.5-V bus voltages.

When the A side of the TCA9617B is pulled low by a driver on the  $I^2C$  bus, a comparator detects the falling edge when it goes below 0.7  $V_{CCA}$  and cause the internal driver on the B side to turn on. The B-side will first pull down to 0 V and then settle to 0.5 V. When the B side of the TCA9617B falls below 0.45 V, the TCA9617B will detect the falling edge, turn on the internal driver on the A side and pull the A-side pin down to ground.

On the B-side bus of the TCA9617B, the clock and data lines will have a positive offset from ground equal to the  $V_{OL}$  of the TCA9617B. After the eighth clock pulse, the data line is pulled to the  $V_{OL}$  of the slave device, which is close to ground in this example. At the end of the acknowledge, the level rises only to the low level set by the driver of the TCA9617B for a short delay (approximately 0.5 V), while the A-side bus rises above 0.3  $V_{CCA}$  and then continues high.

Although the TCA9617 has a single application, the device can exist in multiple configurations. Figure 9 shows the standard configuration for the TCA9617. Multiple TCA9617s can be connected either in star configuration (Figure 12) or in series configuration (Figure 13). The design requirements, detailed design procedure, and application curves in *Standard Application* are valid for all three configurations.

### 9.2 Typical Application

#### 9.2.1 Standard Application



Figure 9. Bidirectional Voltage Level Translator

#### 9.2.1.1 Design Requirements

For the level-translating application, the following should be true:

- V<sub>CCA</sub> = 0.8 V to 5.5 V
- V<sub>CCB</sub> = 2.2 V to 5.5 V
- V<sub>CCA</sub> ≤ V<sub>CCB</sub>
- I<sub>OL</sub> > I<sub>O</sub>

Product Folder Links: TCA9617B

Copyright © 2014-2018, Texas Instruments Incorporated



#### **Typical Application (continued)**

#### 9.2.1.2 Detailed Design Procedure

#### 9.2.1.2.1 Pullup Resistor Sizing

For the TCA9617B to function correctly, all devices on the B-side must be able to pull the B-side below the voltage input low contention level (0.45 V). This means that the  $V_{OL}$  of any device on the B-side must be below 0.4 V to ensure proper operation.

The  $V_{OL}$  of a device can be adjusted by changing the  $I_{OL}$  through the device which is set by the pull-up resistor value. The pull-up resistor on the B-side must be carefully selected to ensure that logic levels will be transferred correctly to the A-side.

The B-side pull-up resistor sizing must also ensure that the rise time is greater than 20 ns. Shorter rise times will increase the pedestal overshoot shown in point 2 of Figure 10.

#### 9.2.1.3 Application Curves





## **Typical Application (continued)**

### 9.2.2 Star Application

Multiple TCA9617B A sides can be connected in a star configuration, allowing all nodes to communicate with each other.



Figure 12. Typical Star Application

### 9.2.2.1 Design Requirements

Refer to Design Requirements.

## 9.2.2.2 Detailed Design Procedure

Refer to Detailed Design Procedure.

#### 9.2.2.3 Application Curves

Refer to Application Curves.

Submit Documentation Feedback



## **Typical Application (continued)**

## 9.2.3 Series Application

Multiple TCA9617Bs can be connected in series as long as the A side is connected to the B side. I<sup>2</sup>C bus slave devices can be connected to any of the bus segments. The number of devices that can be connected in series is limited by repeater delay/time-of-flight considerations on the maximum bus speed requirements.



Figure 13. Typical Series Application

#### 9.2.3.1 Design Requirements

Refer to Design Requirements.

#### 9.2.3.2 Detailed Design Procedure

Refer to Detailed Design Procedure.

#### 9.2.3.3 Application Curves

Refer to Application Curves.

# 10 Power Supply Recommendations

For VCCA, an 0.8-V to 5.5-V power supply is required. For VCCB, a 2.2-V to 5.5-V power supply is required.

Standard decoupling capacitors are recommended. These capacitors typically range from 0.1  $\mu$ F to 1  $\mu$ F, but the ideal capacitance depends on the amount of noise from the power supply.



# 11 Layout

# 11.1 Layout Guidelines

The recommended decoupling capacitors should be placed as close to the VCCA and VCCB pins of the TCA9617B as possible.

# 11.2 Layout Example





Figure 14. Layout Schematic



## 12 Device and Documentation Support

#### 12.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert* me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.2 Community Resource

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |              |                         |         |
| TCA9617BDGKR     | ACTIVE | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 85    | ZBOK                    | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 17-Jul-2020

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TCA9617BDGKR | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

www.ti.com 17-Jul-2020



#### \*All dimensions are nominal

|   | Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| I | TCA9617BDGKR | VSSOP        | DGK             | 8    | 2500 | 364.0       | 364.0      | 27.0        |  |

# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

# PLASTIC SMALL OUTLINE PACKAGE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated