

SLVS784B-DECEMBER 2007-REVISED JUNE 2008

# 2 MHz 650 mA Step Down Converter for RF Power Amplifiers in Tiny 8-pin WCSP Package

# **FEATURES**

- High-Efficiency Step-Down Converter
- Output Current up to 650 mA
- V<sub>IN</sub> Range From 2.5 to 6.0 V
- 2.0-MHz Fixed-Frequency Operation
- Clock Dithering (TPS62701)
- Dynamic Voltage Control With External Reference (1.3 V to 3.09 V)
- Fast Output-Voltage Settling (1.3 V to 3.09 V in 20  $\mu s)$
- Soft Start
- Overload Protection
- Undervoltage Lockout
- Thermal Protection
- 8-Pin WCSP Package

# **APPLICATIONS**

- Cell Phones, Smart Phones
- Battery-Powered RF Amplifier

# DESCRIPTION

The TPS6270x device is a high-efficiency synchronous step-down DC-DC converter optimized for RF power-amplifier (PA) applications. It provides up to 650 mA of output current from a single Li-lon cell.

The device converts input voltages from 2.5 to 6.0 V down to an output voltage set by an external analog reference voltage applied to the pin VCON. The output voltage follows the external reference by an internal gain of 2.5 within the limits of 1.3 V to 3.09 V. This scheme adjusts the output voltage of the DC/DC converter and therefore the output power of an RF-PA.

The TPS6270x operates in fixed-frequency PWM mode at a 2.0-MHz switching frequency to minimize RF interference. This converter operates with only three small external components; an input capacitor, inductor and output capacitor. The TPS62701 has in addition a built-in clock-dithering circuit to reduce RF noise.

The TPS6270x is available in a tiny 8 pin lead free WCSP package for smallest solution size.



TYPICAL APPLICATION

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

A

# TPS62700, TPS62701



www.ti.com

#### SLVS784B-DECEMBER 2007-REVISED JUNE 2008



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ORDERING INFORMATION**

| ТА            | PART NUMBER <sup>(1)</sup> | PACKAGE    | ORDERING    | PACKAGE MARKING |
|---------------|----------------------------|------------|-------------|-----------------|
| -30°C to 85°C | TPS62700                   | WCSP 8 pin | TPS62700YZF | CKL             |
|               | TPS62701                   |            | TPS62701YZF | CGJ             |

(1) The package is available in tape on reel. Add R suffix to order quantities of 3000 parts per reel.

# **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                   |                             | VALUE                             | UNIT |
|------------------|-----------------------------------|-----------------------------|-----------------------------------|------|
|                  | Input voltage range <sup>(2</sup> | 2)                          | –0.3 to 7                         | V    |
|                  | Voltage range at EN               | , VCON <sup>(2)</sup>       | -0.3 to V <sub>IN</sub> +0.3, ≤ 7 | V    |
|                  | Voltage on SW <sup>(2)</sup>      |                             | -0.3 to 7                         | V    |
|                  | Peak output current               | 2)                          | internally limited                |      |
|                  | ESD rating <sup>(3)</sup>         | (2)<br>HBM Human body model | 2                                 | kV   |
|                  |                                   | Machine model               | 200                               | V    |
| TJ               | Maximum operating                 | junction temperature        | -40 to 150                        | °C   |
| T <sub>stg</sub> | Storage temperature               | e range                     | -65 to 150                        | °C   |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

All voltage values are with respect to network ground terminal.

The human body model is a 100 pF capacitor discharged through a 1.5 kΩ resistor into each pin. The machine model is a 200 pF (3) capacitor discharged directly into each pin.

### DISSIPATION RATINGS<sup>(1)</sup> <sup>(2)</sup>

| PACKAGE | $R_{	heta JA}$ | POWER RATING<br>FOR T <sub>A</sub> ≤ 25°C | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C |  |  |
|---------|----------------|-------------------------------------------|------------------------------------------------|--|--|
| YZF     | 110°C/W        | 900 mW                                    | 9 mW/°C                                        |  |  |

Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$  and  $T_A$ . The maximum allowable power dissipation at any allowable ambient (1) temperature is  $P_D = [T_J(max) - T_A] / \theta_{JA}$ . This thermal data is measured with high-K board (4 layers board according to JESD51-7 JEDEC standard).

(2)

# **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|                            |                                | MIN | NOM MA | ( UNIT |
|----------------------------|--------------------------------|-----|--------|--------|
| $V_{IN}, AV_{IN}, PV_{IN}$ | Supply voltage                 | 2.5 |        | 6 V    |
| T <sub>A</sub>             | Operating ambient temperature  | -40 | 8      | 5 °C   |
| TJ                         | Operating junction temperature | -40 | 12     | 5 °C   |

2



www.ti.com

# **ELECTRICAL CHARACTERISTICS**

 $PV_{IN} = AVIN = V_{IN} = 3.6 V$ ,  $EN = AV_{IN}$ ,  $T_A = T_J = -40^{\circ}C$  to  $85^{\circ}C$  typical values are at  $T_A = 25^{\circ}C$  (unless otherwise noted), see parameter measurement information

|                                     | PARAMETER                                               | TEST CO                                                                                                                                                                                                                 | ONDITIONS                                                                  | MIN   | TYP   | MAX               | UNIT             |  |
|-------------------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-------|-------|-------------------|------------------|--|
| SUPPLY                              |                                                         | •                                                                                                                                                                                                                       |                                                                            |       |       |                   |                  |  |
| AV <sub>IN</sub> , PV <sub>IN</sub> | Input voltage range                                     | I <sub>OUT max</sub> = 650 mA                                                                                                                                                                                           |                                                                            | 2.5   |       | 6                 | V                |  |
| I <sub>OUT</sub>                    | Output current                                          | V <sub>IN</sub> 2.5 to 6 V                                                                                                                                                                                              |                                                                            |       |       | 650               | mA               |  |
| lq                                  | Operating quiescent current into AVIN                   | VCON = 1 V, FB = 0 V, $V_{II}$ switching <sup>(1)</sup>                                                                                                                                                                 | <sub>N</sub> = 3.6V, device not                                            |       | 0.1   | 0.3               | mA               |  |
| I <sub>SD</sub>                     | Shutdown current                                        | EN = SW=VCON = AGND                                                                                                                                                                                                     | , AV <sub>IN</sub> = PV <sub>IN</sub> = 3.6V                               |       | 0.01  | 2                 | μA               |  |
| ENABLE                              |                                                         |                                                                                                                                                                                                                         |                                                                            |       |       |                   |                  |  |
| VIH                                 | High Level Input Voltage, EN                            |                                                                                                                                                                                                                         |                                                                            | 1.2   |       | VIN               | V                |  |
| V <sub>IL</sub>                     | Low Level Input Voltage, EN                             |                                                                                                                                                                                                                         |                                                                            | 0     |       | 0.4               | V                |  |
| I <sub>IN</sub>                     | Input bias Current, EN                                  | EN = AVIN                                                                                                                                                                                                               |                                                                            |       | 5     | 10                | μΑ               |  |
| CONTROL I                           | NPUT V <sub>CON</sub>                                   | L.                                                                                                                                                                                                                      |                                                                            |       |       |                   |                  |  |
| V <sub>VCON, MIN</sub>              | V <sub>CON</sub> Threshold forcing V <sub>FB, MIN</sub> | Falling VCON signal                                                                                                                                                                                                     |                                                                            | 0.484 | 0.52  | 0.556             | V                |  |
| V <sub>VCON, MAX</sub>              | V <sub>CON</sub> Threshold forcing V <sub>FB,MAX</sub>  | Rising VCON signal                                                                                                                                                                                                      |                                                                            | 1.211 | 1.236 | 1.26              | V                |  |
| Z <sub>VCON</sub>                   | V <sub>CON</sub> Input resistance                       |                                                                                                                                                                                                                         |                                                                            | 100   |       |                   | kΩ               |  |
| C <sub>VCON</sub>                   | V <sub>CON</sub> Input capacitance                      | V <sub>CON</sub> = 1 V, f = 100 kHz                                                                                                                                                                                     |                                                                            |       |       | 20                | pF               |  |
| IIN VCON                            | V <sub>CON</sub> Input current                          |                                                                                                                                                                                                                         |                                                                            |       |       | 10                | μA               |  |
| Gain                                | Internal Gain V <sub>OUT</sub> /V <sub>CON</sub>        | $0.556 \text{ V} \le \text{V}_{\text{CON}} \le 1.208 \text{ V}$                                                                                                                                                         |                                                                            |       | 2.5   |                   |                  |  |
| POWER SW                            | ІТСН                                                    |                                                                                                                                                                                                                         |                                                                            | 1     |       |                   |                  |  |
|                                     |                                                         | $PV_{IN} = V_{CS} = 3.6 V$                                                                                                                                                                                              | $T_A = T_J = 25^{\circ}C$                                                  | 100   | 140   | 230               |                  |  |
| -                                   | High side MOSFET on-resistance                          |                                                                                                                                                                                                                         | $T_A = T_J = -40^{\circ}C$ to $85^{\circ}C$                                |       |       | 270               | mΩ               |  |
| R <sub>DS(ON)</sub> -               |                                                         |                                                                                                                                                                                                                         | $T_A = T_J = 25^{\circ}C$                                                  | 180   | 200   | 330               |                  |  |
|                                     | Low-Side MOSFET on-resistance                           | $PV_{IN} = V_{GS} = 3.6 V$                                                                                                                                                                                              | $T_A = T_J = -40^{\circ}C$ to 85°C                                         |       |       | 430               | mΩ               |  |
| I <sub>LIMF</sub>                   | Forward current limit MOSFET high side and low side     | PV <sub>IN</sub> = 3.6 V                                                                                                                                                                                                | 935                                                                        | 1100  | 1200  | mA                |                  |  |
| OSCILLATO                           | R                                                       |                                                                                                                                                                                                                         |                                                                            |       |       |                   |                  |  |
| f <sub>SW</sub>                     | Oscillator frequency                                    | 3 V < V <sub>IN</sub> < 5 V                                                                                                                                                                                             |                                                                            | 1.7   | 2.0   | 2.3               | MHz              |  |
| FEEDBACK                            | OUTPUT                                                  |                                                                                                                                                                                                                         |                                                                            |       |       |                   |                  |  |
| V <sub>FB, MIN</sub>                | Minimum feedback voltage                                | $V_{CON} = 0.4 V^{(2)(3)}$                                                                                                                                                                                              |                                                                            | 1.25  | 1.3   | 1.35              | V                |  |
| V <sub>FB</sub>                     | Feedback voltage                                        | V <sub>CON</sub> = 1.1 V <sup>(2)(3)</sup>                                                                                                                                                                              |                                                                            | 2.693 | 2.75  | 2.835             | V                |  |
| V <sub>FB, MAX</sub>                | Maximum feedback voltage                                | V <sub>CON</sub> = 1.4 V <sup>(2)(3)</sup>                                                                                                                                                                              |                                                                            | 3.028 | 3.09  | 3.15              | V                |  |
| Linearity                           | Linearity in V <sub>CON</sub> range 0.556 V to 1.208 V  | (2) (3)                                                                                                                                                                                                                 |                                                                            | -2    |       | 2                 | %                |  |
| т                                   | $V_{\rm OUT}$ Rise time from 1.3 V to 3.09 V            | $V_{IN} = 4.2 \text{ V}, \text{ C}_{OUT} = 4.7 \mu\text{F}_{(3)(4)}$                                                                                                                                                    |                                                                            |       | 20    | 30                |                  |  |
| RESPONSE                            | $V_{\text{OUT}}$ Fall time from 3.09 V to 1.3 V         | $V_{IN} = 4.2 \text{ V}, \text{ C}_{OUT} = 4.7 \mu\text{F}_{(3)(4)}$                                                                                                                                                    | , L = 3.3 $\mu$ H, R <sub>LOAD</sub> = 10 $\Omega$                         |       | 20    | 30                | μs               |  |
| T_ON                                | Start-up Time                                           | From Enable low to high tr 3.09 V, $C_{OUT}$ = 4.7 $\mu$ F, L =                                                                                                                                                         | ansition until V <sub>OUT</sub> reaches<br>3.3 μH, I <sub>OUT</sub> ≤ 1 mA |       | 190   | 300               | μs               |  |
| η                                   | Efficiency (L = $3.3\mu$ H, DCR $\leq 100$ m $\Omega$ ) | $V_{\rm IN}$ = 3.6 V, $V_{\rm OUT}$ = 1.3 V, $I_{\rm OUT}$ = 150 mA $^{(5)(3)}$                                                                                                                                         |                                                                            |       | 87    |                   | %                |  |
|                                     |                                                         | V <sub>IN</sub> = 3.6 V, V <sub>OUT</sub> = 3.09 V                                                                                                                                                                      |                                                                            | 95    |       |                   |                  |  |
| V <sub>OUT_RIPPLE</sub>             | Ripple voltage, PWM mode                                | $V_{IN} = 3 V$ to 4.5 V, $V_{OUT} = I_{OUT} = 10 \text{ mA to } 400 \text{ mA}^{(3)}$                                                                                                                                   |                                                                            | 10    |       | mV <sub>p-p</sub> |                  |  |
| Line_tr                             | Line transient response                                 | $V_{IN}$ = 600 mV step, over V $T_{FALL}$ = 10 $\mu s,  V_{OUT}$ = 1.3 $^{\prime\prime}$ $I_{OUT}$ = 100 mA $^{(3)}$                                                                                                    | <sub>IN</sub> range 3 V to 5.5 V T <sub>RISE</sub> =<br>V,                 |       | 50    |                   | mV <sub>pk</sub> |  |
| Load_tr                             | Load transient response                                 | $\label{eq:VIN} \begin{array}{l} V_{\text{IN}} = 3.1/3.6/4.5 \text{ V}, \ V_{\text{OUT}} = \\ transients \ 0 \ \text{mA} \ to \ 100 \ \text{mA} \\ T_{\text{RISE}} = T_{\text{FALL}} = 10 \ \mu s \ ^{(3)} \end{array}$ |                                                                            |       | 50    |                   | mV <sub>pk</sub> |  |

(1) Device operating in 100% duty cycle mode (2)  $2.5 \text{ V} \le \text{V}_{\text{IN}} \le 6 \text{ V}$ , with  $\text{V}_{\text{IN}_{\text{MIN}}} = \text{VOUT} + 0.5 \text{ V}$ 

(3) The voltage need to be measured on the  $C_{OUT}$  using appropriate measurement probes. For the measurements, a proper PCB layout and usage of recommended inductors and capacitors are essential. See parameter measurement information.

(4)

Rise/Fall time valid for V<sub>FB</sub> within specified limits. Using appropriate inductor with R  $_{(DCR)}$  less than 100 m $\Omega$ (5)



SLVS784B-DECEMBER 2007-REVISED JUNE 2008

### PIN ASSIGNMENTS



### **TERMINAL FUNCTIONS**

| TER              | TERMINAL |     | TERMINAL I/O                                                                                                                                                                   |  | DESCRIPTION |
|------------------|----------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|
| NAME             | NO. CSP  |     |                                                                                                                                                                                |  |             |
| PVIN             | A1       | PWR | V <sub>IN</sub> power supply input for the PMOSFET                                                                                                                             |  |             |
| AV <sub>IN</sub> | B1       | PWR | V <sub>IN</sub> analog supply input for the internal analog circuitry                                                                                                          |  |             |
| EN               | C1       | I   | Enable input for the device. Set high for operation, low for shutdown. This pin must be terminated.                                                                            |  |             |
| V <sub>CON</sub> | C2       | I   | Voltage control input. This pin controls the output voltage of the converter. The output voltage follows $V_{CON}$ with a gain of 2.5 for 0.556 V $\leq V_{CON} \leq 1.208$ V. |  |             |
| FB               | C3       | I   | Analog Feedback Input Pin for the internal regulation loop. Connect this pin directly to the output capacitor.                                                                 |  |             |
| AGND             | B3       | I   | Analog GND Pin for the internal analog circuitry.                                                                                                                              |  |             |
| PGND             | A3       |     | Power GND Pin for the NMOSFET                                                                                                                                                  |  |             |
| SW               | A2       |     | Switch Node to the internal PMOSFET and NMOSFET. Connect the external inductor between this pin and the output capacitor.                                                      |  |             |

# FUNCTIONAL BLOCK DIAGRAM



4

Copyright © 2007-2008, Texas Instruments Incorporated

Texas

INSTRUMENTS

SLVS784B-DECEMBER 2007-REVISED JUNE 2008





GRM188Ru60J475K 4.7 µF Murata 0603 size

## DETAILED DESCRIPTION

### OPERATION

The TPS6270x step down converter operates at a 2.0-MHz fixed frequency using pulse-width modulation (PWM) over the entire load range. This ensures low output-voltage ripple for RF-PA power applications.

In PWM operation, the converter uses a unique fast-response voltage-mode control scheme to achieve good line and load regulation, allowing the use of small ceramic input and output capacitors.

At the beginning of each clock cycle initiated by the clock signal, the High-Side MOSFET switch is turned on. The current flows from the input capacitor via the High-Side MOSFET switch through the inductor to the output capacitor and load. During this phase, the current ramps up until the PWM comparator trips and the control logic turns off the switch. The current limit comparator also turns off the switch when the current limit of the High-Side MOSFET switch is exceeded. After a short dead time to prevent shoot-through, the Low-Side MOSFET rectifier is turned on, and the inductor current ramps down. The current then flows from the inductor to the output capacitor and to the load. It turns back to the inductor through the Low-Side MOSFET rectifier.

The next cycle is initiated by the clock signal turning off the Low-Side MOSFET rectifier and turning on the High-Side MOSFET switch.

## Dynamic Output Voltage Control V<sub>CON</sub>

The output voltage of TPS6270x can be dynamically adjusted with an external analog voltage applied to the pin  $V_{CON}$ . This voltage is typically supplied from an external DAC to adjust the supply voltage for the RF Power amplifier, and therefore to determine the RF output power. The output voltage is set to :  $V_{OUT} = 2.5 \times V_{CON}$ .

The output voltage can be set in the range between  $V_{FB, MIN}$  (1.3 V) and  $V_{FB, MAX}$  (3.09 V). The device provides an internal voltage gain factor of 2.5. For dynamic voltage adjustment the  $V_{CON}$  voltage range is between  $V_{CON}$ ,  $_{MIN}$  (0.52 V) and  $V_{CON, MAX}$  (1.24 V). In Case the  $V_{CON}$  voltage is out of this range, the output voltage is internally limited to  $V_{FB, MIN}$  (1.3 V) and  $V_{FB, MAX}$  (3.09 V). This allows using the TPS6270x as a fixed output voltage converter where the  $V_{CON}$  Pin is connected, for example, to GND or  $V_{IN}$ .

#### 100% Duty Cycle Low Dropout Operation

The device starts to enter 100% duty-cycle mode when the input voltage approaches the nominal output voltage. In order to maintain the output voltage, the High-Side MOSFET switch is turned on 100% for one or more cycles.

Copyright © 2007–2008, Texas Instruments Incorporated

With further decreases of  $V_{IN}$ , the High-Side MOSFET switch is turned on completely. In this case, the converter offers a low input-to-output voltage difference. This is particularly useful in battery-powered applications to achieve longest operation time by taking full advantage of the entire battery voltage range. The minimum input voltage to maintain regulation depends on the load current and output voltage, and can be calculated as:

 $V_{IN MIN} = V_{OUT MIN} + I_{OUT MAX} \times (R_{DSON MAX} + R_L)$ 

With:

$$\begin{split} I_{OUT\_MAX} &= maximum \ output \ current \ plus \ inductor \ ripple \ current \ R_{DSON\_MAX} &= maximum \ P-channel \ switch \ R_{DSON}. \\ R_L &= DC \ resistance \ of \ the \ inductor \ V_{OUT \ MAX} &= nominal \ output \ voltage \ plus \ maximum \ output \ voltage \ tolerance \ ranket{alpha}$$

# ENABLE

The device is enabled by setting the EN pin to high and at first the internal circuits are settled. Afterwards the device activates the soft start circuit and ramps up the output voltage. The output voltage is ramped up from 0 V to 3.09 V within typically 190  $\mu$ s after the EN pin changes from low to high. A low signal at the EN pin sets the device in Shutdown Mode with less than 2  $\mu$ A current consumption.

# SHORT-CIRCUIT PROTECTION

The High-Side and Low-Side MOSFET switches are protected with maximum output current =  $I_{LIMF}$  in case a short circuit on the output occurs. When the High-Side MOSFET switch reaches its current limit, it is turned off, and the Low-Side MOSFET switch is turned on. The High-Side MOSFET switch can only turn on again, after the current in the Low-Side MOSFET switch decreases below its current limit.

# THERMAL SHUTDOWN

As soon as the junction temperature,  $T_J$ , exceeds 150°C (typical) the device goes into thermal shutdown. In this mode, the High-Side and Low-Side MOSFETs are turned-off. The device continues its operation when the junction temperature falls by typical 20°C.

# UNDERVOLTAGE LOCKOUT

The device stops operation at typ. 1.5 V with falling input voltage and starts operation at typ. 1.7 V with rising input voltage. This prevents malfunction of the device due to low input voltage.

# **CLOCK DITHERING**

In order to reduce switch frequency harmonics in the higher RF bands, the TPS62701 has a built-in clock-dithering circuit.

# TYPICAL CHARACTERISTICS

### Typical Characteristic Graphs

|                                               |                                     | FIGURE    |
|-----------------------------------------------|-------------------------------------|-----------|
| Switching Frequency                           | vs Input Voltage (V <sub>IN</sub> ) | Figure 1  |
| R <sub>DSON</sub>                             | vs V <sub>IN</sub> , N-Channel      | Figure 2  |
| R <sub>DSON</sub>                             | vs V <sub>IN</sub> , P-Channel      | Figure 3  |
| Shutdown Current (I <sub>SD</sub> )           | vs Temperature                      | Figure 4  |
| Quiescent Current (I <sub>Q</sub> ) into AVIN | vs V <sub>IN</sub>                  | Figure 5  |
| EN High Threshold Voltage                     | vs V <sub>IN</sub>                  | Figure 6  |
| Efficiency                                    | vs Output Current                   | Figure 7  |
| Efficiency                                    | vs Output Current                   | Figure 8  |
| Efficiency                                    | vs Output Voltage                   | Figure 9  |
| Efficiency                                    | vs Output Voltage                   | Figure 10 |

6

(1)

TEXAS INSTRUMENTS

www.ti.com

SLVS784B-DECEMBER 2007-REVISED JUNE 2008

# **TYPICAL CHARACTERISTICS (continued)**

# **Typical Characteristic Graphs (continued)**

|                                                |                                                                             | FIGURE    |
|------------------------------------------------|-----------------------------------------------------------------------------|-----------|
| Output Voltage                                 | vs Output Current ( $V_{OUT}$ = 1.3 V, T <sub>A</sub> = 25°C)               | Figure 11 |
| Output Voltage                                 | vs Output Current ( $V_{OUT}$ = 1.3 V, $T_A$ = -40°C)                       | Figure 12 |
| Output Voltage                                 | vs Output Current ( $V_{OUT}$ = 1.3 V, T <sub>A</sub> = 85°C)               | Figure 13 |
| Output Voltage                                 | vs Output Current ( $V_{OUT}$ = 2.75 V, $T_A$ = 25°C)                       | Figure 14 |
| Output Voltage                                 | vs Output Current ( $V_{OUT} = 2.75 \text{ V}, T_A = -40^{\circ}\text{C}$ ) | Figure 15 |
| Output Voltage                                 | vs Output Current ( $V_{OUT} = 2.75 \text{ V}, T_A = 85^{\circ}\text{C}$ )  | Figure 16 |
| Output Voltage                                 | vs Output Current ( $V_{OUT}$ = 3.09 V, T <sub>A</sub> = 25°C)              | Figure 17 |
| Output Voltage                                 | vs Output Current ( $V_{OUT}$ = 3.09 V, $T_A$ = -40°C)                      | Figure 18 |
| Output Voltage                                 | vs. V <sub>CON</sub> Voltage (V <sub>1</sub> = 4.2 V)                       | Figure 19 |
| Output Voltage                                 | vs Output Current (V <sub>OUT</sub> = 3.09 V, T <sub>A</sub> = 85°C)        | Figure 20 |
| Output Voltage V <sub>OUT</sub>                | vs VCON Voltage                                                             | Figure 21 |
| VCON Max Threshold                             | $V_{OUT} T_A = 25^{\circ}C$                                                 | Figure 22 |
| VCON Max Threshold                             | $V_{OUT} T_A = 85^{\circ}C$                                                 | Figure 23 |
| VCON Max Threshold                             | V <sub>OUT</sub> T <sub>A</sub> =-40°C                                      | Figure 24 |
| VCON Min Threshold                             | $V_{OUT} T_A = 25^{\circ}C$                                                 | Figure 25 |
| VCON Min Threshold                             | $V_{OUT} T_A = 85^{\circ}C$                                                 | Figure 26 |
| VCON Min Threshold                             | $V_{OUT} T_A = -40^{\circ}C$                                                | Figure 27 |
| Load Transient Response $V_{OUT} = 1.3$        | V                                                                           | Figure 28 |
| Load Transient Response $V_{OUT} = 3.0$        | 9 V                                                                         | Figure 29 |
| Load Transient Response $V_{OUT} = 3.0$        | 9 V                                                                         | Figure 30 |
| Load Transient Response $V_{OUT} = 3.0$        | 9 V                                                                         | Figure 31 |
| PWM Mode Operation $V_{OUT}$ = 1.3 V           |                                                                             | Figure 32 |
| PWM Mode Operation V <sub>OUT</sub> = $3.09$ V |                                                                             | Figure 33 |
| Output Voltage Ripple At High Duty C           | Cycle Operation                                                             | Figure 34 |
| VCON Voltage Response                          | Figure 35                                                                   |           |
| VCON Output Voltage Response And               | Synchronous Applied Load Transient                                          | Figure 36 |
| Startup V <sub>OUT</sub> 1.3 V                 |                                                                             | Figure 37 |
| Startup V <sub>OUT</sub> 3.09 V                |                                                                             | Figure 38 |
| Line Transient Response                        |                                                                             | Figure 39 |





8



9















Texas

**INSTRUMENTS** 

3.183

3.152

T<sub>A</sub> = 25°C,

V<sub>CON</sub> = 1.4 V,

V<sub>O</sub> = 3.09 V

OUTPUT VOLTAGE vs OUTPUT CURRENT





3.183

3.152





Texas

INSTRUMENTS





SLVS784B-DECEMBER 2007-REVISED JUNE 2008



Copyright © 2007-2008, Texas Instruments Incorporated





Figure 29.



Figure 31.



Figure 30.

PWM MODE OPERATION  $V_{OUT} = 1.3 V$ 



Figure 32.









Figure 35.





VCON OUTPUT VOLTAGE RESPONSE AND SYNCHRONOUS APPLIED LOAD TRANSIENT



Figure 36.

# TPS62700, TPS62701

SLVS784B-DECEMBER 2007-REVISED JUNE 2008

#### STARTUP VOUT 1.3 V STARTUP VOUT 3.09 V EN = 5 V/dív EN = 5 V/div 3.09 V 1.3 V V<sub>I</sub> = 4.2 V, V<sub>I</sub> = 3.6 V, $V_0 = 1 \text{ mV/div}$ R<sub>I</sub> = 10 Ω, R<sub>L</sub> = 10 Ω, V<sub>O</sub> = 500 mV/div V<sub>CON</sub> = 1.4 V, V<sub>O</sub> = 3.09 V $V_{CON} = 0 V,$ V<sub>O</sub> = 1.3 V 0 V 0 V -----I<sub>I</sub> = 500 mA/div = 500 mA/div I<sub>COIL</sub> = 500 mA/div $I_{COIL}$ = 500 mA/div Time base - 40 $\mu\text{s/div}$ Time base - 40 $\mu\text{s/div}$ Figure 37. Figure 38. LINE TRANSIENT RESPONSE V<sub>I</sub> = 3.6 V to 4.2 V, V<sub>1</sub> = 500 mA/div 4.2 V I<sub>L</sub> = 100 mA, V<sub>CON</sub> = 1.4 V, = 3.3 μH, 3.6V C<sub>O</sub> = 10 μF; V<sub>O</sub> = 3.09 V V<sub>O</sub> = 10 mV/div alan di sa ki s $I_{COIL} = 100 \text{ mA/div}$

Time base - 40 μs/div Figure 39.

# TEXAS INSTRUMENTS



SLVS784B-DECEMBER 2007-REVISED JUNE 2008

# **APPLICATION INFORMATION**











SLVS784B-DECEMBER 2007-REVISED JUNE 2008

# OUTPUT FILTER DESIGN (INDUCTOR AND OUTPUT CAPACITOR)

### **Inductor Selection**

The inductor value has a direct effect on the ripple current. The selected inductor must have adequate ratings for dc resistance and saturation current. The inductor ripple current ( $\Delta I_L$ ) decreases with higher inductance and increases with higher V<sub>IN</sub> or V<sub>OUT</sub>.

Equation 2 calculates the maximum inductor current under static load conditions. The saturation current of the inductor should be rated higher than the maximum peak inductor current as calculated with Equation 3. This is recommended because during heavy load transients, the inductor current rises above the calculated value.

$$\Delta I_{L} = V_{OUT} \times \frac{1 - \frac{V_{OUT}}{V_{IN}}}{I \times f}$$

$$I_{L_MAX} = I_{OUT_MAX} + \frac{\Delta I_{L}}{2}$$
(2)
(3)

Where

f = Switching Frequency (2.0 MHz typical) L = Inductor Value  $\Delta I_L$  = Peak to Peak inductor ripple current

IL MAX = Maximum Inductor current

A good approach is to select the inductor current and inductance rating for the maximum switch current limit of the TPS6270x.

Accepting larger values of ripple current allows the use of lower inductance values, but results in higher output-voltage ripple, greater core losses, and lower output-current capability.

The total losses of the inductor have a strong impact on the efficiency of the DC/DC conversion and consist of both the losses in the dc resistance ( $R_L$ ) and the following frequency-dependent components:

- The losses in the core material (magnetic hysteresis loss, especially at high switching frequencies)
- Additional losses in the conductor from the skin effect (current displacement at high frequencies)
- Magnetic-field losses of the neighboring windings (proximity effect)
- Radiation losses

### Table 1. List Of Inductors

| DIMENSIONS (mm) | INDUCTOR Series | SUPPLIER       |
|-----------------|-----------------|----------------|
| 2,5 × 2,0 × 1,2 | KSLI-252012AG   | Hitachi Metals |
| 2,5 × 2,0 × 1,2 | MIPSA2520       | FDK            |
| 2,5 x 2,0 x 1,2 | LQM2HPN         | Murata         |
| 2,8 × 2,6 × 1,4 | VLF3014AT       | TDK            |
| 3,9 × 3,9 × 1,7 | LPS4018         | Coilcraft      |

### **Output Capacitor Selection**

The advanced, fast-response, voltage-mode control scheme of the TPS6270x allows the use of tiny ceramic capacitors. Ceramic capacitors with low ESR values have the lowest output-voltage ripple and are recommended. The output capacitor requires either an X7R or X5R dielectric. Y5V and Z5U dielectric capacitors, aside from their wide variation in capacitance over temperature, become resistive at high frequencies.

At nominal load current, the device operates in PWM mode, and the RMS ripple current is calculated as:

$$I_{\text{RMSCout}} = V_{\text{OUT}} \times \frac{1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}}{L \times f} \times \frac{1}{2 \times \sqrt{3}}$$
(4)

At nominal load current, the device operates in PWM mode and the overall output voltage ripple is the sum of the voltage spike caused by the output capacitor ESR plus the voltage ripple caused by charging and discharging the output capacitor:

$$\Delta V_{OUT} = V_{OUT} \times \frac{1 - \frac{V_{OUT}}{V_{IN}}}{L \times f} \times \left(\frac{1}{8 \times C_{out} \times f} + ESR\right)$$

۰,

### Input Capacitor Selection

Because of the nature of the buck converter due to its pulsating input current, a low-ESR input capacitor is required for best input-voltage filtering, and to minimize interference with other circuits caused by high input-voltage spikes. For most applications, a  $10-\mu$ F ceramic capacitor is recommended. The input capacitor can be increased without any limit for better input-voltage filtering.

Take care when using only small ceramic input capacitors. When a ceramic capacitor is used at the input and the power is being supplied through long wires, such as from a wall adapter, a load step at the output or  $V_{IN}$  step on the input can induce ringing at the VIN pin. This ringing can couple to the output and be mistaken as loop instability or could even damage the part by exceeding the maximum ratings.

### List Of Capacitors

| Size | Capacitance µF | ТҮРЕ           | SUPPLIER |
|------|----------------|----------------|----------|
| 0603 | 4.7            | GRM188R60J475K | Murata   |
| 0603 | 10             | GRM188R60J106M | Murata   |

Copyright © 2007-2008, Texas Instruments Incorporated

EXAS

(5)



www.ti.com

### LAYOUT CONSIDERATIONS

As for all switching power supplies, the PCB layout is an important step in the design. Proper function of the device demands careful attention to PCB layout. Care must be taken in board layout to achieve the specified performance. If the layout is not carefully done, the regulator could show poor line and/or load regulation, stability issues, as well as EMI problems. It is critical to provide a low-inductance, low-impedance ground path. Therefore, use wide, short traces for the main current paths. The input capacitor should be placed as close as possible to the IC pins PVIN and PGND. The inductor and output capacitor should be placed close to SW and PGND.

The FB line should be connected directly to the output capacitor and routed away from noisy components and traces (e.g., SW line).



Figure 42. Suggested Board Layout

### PACKAGE SUMMARY



CHIP SCALE PACKAGE (TOP VIEW)



- ode:
- YM: 2 digit year/month date code
- LLLL: lot trace code
- S: assembly site code
- CKL: TPS62700 device code

### PACKAGE DIMENSIONS

| Dimension D      | Dimension E2  |
|------------------|---------------|
| 1,64 mm ± 0,03mm | 1,5 mm ± 0,03 |

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All din | nensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|----------|----------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|          | Device               | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| Т        | PS62700YZFR          | DSBGA           | YZF                | 8 | 3000 | 180.0                    | 8.4                      | 1.65       | 1.65       | 0.81       | 4.0        | 8.0       | Q1               |
| Т        | PS62701YZFR          | DSBGA           | YZF                | 8 | 3000 | 180.0                    | 8.4                      | 1.65       | 1.65       | 0.81       | 4.0        | 8.0       | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

17-Nov-2017



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS62700YZFR | DSBGA        | YZF             | 8    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS62701YZFR | DSBGA        | YZF             | 8    | 3000 | 182.0       | 182.0      | 20.0        |

# **MECHANICAL DATA**



- B. This drawing is subject to change without notice.
- C. NanoFree™ package configuration.

NanoFree is a trademark of Texas Instruments.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated