#### **Features** - Fast Read Access Time 120 ns - Fast Byte Write 200 µs - Self-timed Byte Write Cycle - Internal Address and Data Latches - Internal Control Timer - Automatic Clear Before Write - Direct Microprocessor Control - READY/BUSY Open Drain Output - DATA Polling - Low Power - 30 mA Active Current - 100 μA CMOS Standby Current - High Reliability - Endurance: 10<sup>5</sup> Cycles Data Retention: 10 Years - 5V ±10% Supply - CMOS and TTL Compatible Inputs and Outputs - JEDEC Approved Byte-wide Pinout - Industrial Temperature Ranges - Green (Pb/Halide-Free) Packaging Option ### 1. Description The AT28C64E is a low-power, high-performance 8,192 words by 8-bit nonvolatile electrically erasable and programmable read-only memory with popular, easy-to-use features. The device is manufactured with Atmel's reliable nonvolatile technology. The AT28C64E is accessed like a Static RAM for the read or write cycles without the need for external components. During a byte write, the address and data are latched internally, freeing the microprocessor address and data bus for other operations. Following the initiation of a write cycle, the device will go to a busy state and automatically clear and write the latched data using an internal control timer. The device includes two methods for detecting the end of a write cycle, level detection of RDY/BUSY (unless pin 1 is N.C.) and DATA Polling of I/O<sub>7</sub>. Once the end of a write cycle has been detected, a new access for a read or write can begin. The CMOS technology offers fast access times of 120 ns at low power dissipation. When the chip is deselected, the standby current is less than 100 $\mu$ A. Atmel's AT28C64E has additional features to ensure high quality and manufacturability. The device utilizes error correction internally for extended endurance and for improved data retention characteristics. An extra 32 bytes of EEPROM are available for device identification or tracking. 64K (8K x 8) Parallel EEPROMs **AT28C64E** # 2. Pin Configurations | Pin Name | Function | |-------------|---------------------| | A0 - A12 | Addresses | | CE | Chip Enable | | ŌĒ | Output Enable | | WE | Write Enable | | I/O0 - I/O7 | Data Inputs/Outputs | | RDY/BUSY | Ready/Busy Output | | NC | No Connect | | DC | Don't Connect | ### 2.2 TSOP Top View # 2.1 PDIP, SOIC Top View ### 2.3 LCC, PLCC Top View Note: PLCC package pins 1 and 17 are DON'T CONNECT. ## 3. Block Diagram # 4. Absolute Maximum Ratings\* | Temperature under Bias55°C to +125°C | |-------------------------------------------------------------------------------| | Storage Temperature65°C to +150°C | | All Input Voltages (including NC Pins) with Respect to Ground0.6V to +6.25V | | All Output Voltages with Respect to Ground0.6V to V <sub>CC</sub> + 0.6V | | Voltage on $\overline{\text{OE}}$ and A9 with Respect to Ground0.6V to +13.5V | \*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability ### 5. Device Operation #### 5.1 Read The AT28C64E is accessed like a Static RAM. When $\overline{CE}$ and $\overline{OE}$ are low and $\overline{WE}$ is high, the data stored at the memory location determined by the address pins is asserted on the outputs. The outputs are put in a high impedance state whenever $\overline{CE}$ or $\overline{OE}$ is high. This dual line control gives designers increased flexibility in preventing bus contention. ### 5.2 Byte Write Writing data into the AT28C64E is similar to writing into a Static RAM. A low pulse on the $\overline{\text{WE}}$ or $\overline{\text{CE}}$ input with $\overline{\text{OE}}$ high and $\overline{\text{CE}}$ or $\overline{\text{WE}}$ low (respectively) initiates a byte write. The address location is latched on the falling edge of $\overline{\text{WE}}$ (or $\overline{\text{CE}}$ ); the new data is latched on the rising edge. Internally, the device performs a self-clear before write. Once a byte write has been started, it will automatically time itself to completion. Once a programming operation has been initiated and for the duration of $t_{\text{WC}}$ , a read operation will effectively be a polling operation. ### 5.3 Fast Byte Write The AT28C64E offers a byte write time of 200 µs maximum. This feature allows the entire device to be rewritten in 1.6 seconds. #### 5.4 READY/BUSY Pin 1 is an open drain RDY/BUSY output that can be used to detect the end of a write cycle. RDY/BUSY is actively pulled low during the write cycle and is released at the completion of the write. The open-drain connection allows for OR-tying of several devices to the same RDY/BUSY line. ## 5.5 Data Polling The AT28C64E provides $\overline{DATA}$ Polling to signal the completion of a write cycle. During a write cycle, an attempted read of the data being written results in the complement of that data for $I/O_7$ (the other outputs are indeterminate). When the write cycle is finished, true data appears on all outputs. #### 5.6 Write Protection Inadvertent writes to the device are protected against in the following ways: (a) $V_{CC}$ sense – if $V_{CC}$ is below 3.8V (typical), the write function is inhibited; (b) $V_{CC}$ power on delay – once $V_{CC}$ has reached 3.8V, the device will automatically time out 5 ms (typical) before allowing a byte write; and (c) write inhibit – holding any one of $\overline{OE}$ low, $\overline{CE}$ high or $\overline{WE}$ high inhibits byte write cycles. ### 5.7 Chip Clear The contents of the entire memory of the AT28C64E may be set to the high state by the CHIP CLEAR operation. By setting $\overline{\text{CE}}$ low and $\overline{\text{OE}}$ to 12 volts, the chip is cleared when a 10 msec low pulse is applied to $\overline{\text{WE}}$ . #### 5.8 Device Identification An extra 32 bytes of EEPROM memory are available to the user for device identification. By raising A9 to 12 $\pm$ 0.5V and using address locations 1FE0H to 1FFFH the additional bytes may be written to or read from in the same manner as the regular memory array. # 4 **AT28C64E** # 6. DC and AC Operating Range | | AT28C64E-12 | |------------------------------|--------------| | Operating Temperature (Case) | -40°C - 85°C | | V <sub>CC</sub> Power Supply | 5V ±10% | # 7. Operating Modes | Mode | CE | ŌĒ | WE | I/O | |-----------------------|-----------------|-------------------------------|-----------------|------------------| | Read | V <sub>IL</sub> | $V_{IL}$ | $V_{IH}$ | D <sub>OUT</sub> | | Write <sup>(2)</sup> | V <sub>IL</sub> | V <sub>IH</sub> | $V_{IL}$ | D <sub>IN</sub> | | Standby/Write Inhibit | V <sub>IH</sub> | X <sup>(1)</sup> | Х | High Z | | Write Inhibit | Х | Х | V <sub>IH</sub> | | | Write Inhibit | X | $V_{IL}$ | X | | | Output Disable | X | V <sub>IH</sub> | Х | High Z | | Chip Erase | V <sub>IL</sub> | V <sub>H</sub> <sup>(3)</sup> | V <sub>IL</sub> | High Z | Notes: 1. X can be V<sub>IL</sub> or V<sub>IH</sub>. 2. Refer to AC programming waveforms. 3. $V_H = 12.0V \pm 0.5V$ . # 8. DC Characteristics | Symbol | Parameter | Condition | Min | Max | Units | |------------------|--------------------------------------|----------------------------------------------------------------------------------------------|-----|------|-------| | ILI | Input Load Current | $V_{IN} = 0V$ to $V_{CC} + 1V$ | | 10 | μΑ | | I <sub>LO</sub> | Output Leakage Current | $V_{I/O} = 0V \text{ to } V_{CC}$ | | 10 | μΑ | | I <sub>SB1</sub> | V <sub>CC</sub> Standby Current CMOS | $\overline{\text{CE}} = \text{V}_{\text{CC}} - 0.3 \text{V to V}_{\text{CC}} + 1.0 \text{V}$ | | 100 | μΑ | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current TTL | $\overline{\text{CE}}$ = 2.0V to V <sub>CC</sub> + 1.0V | | 3 | mA | | I <sub>cc</sub> | V <sub>CC</sub> Active Current AC | $f = 5 \text{ MHz}; I_{OUT} = 0 \text{ mA}$<br>$\overline{CE} = V_{IL}$ | | 45 | mA | | V <sub>IL</sub> | Input Low Voltage | | | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | 2.0 | | V | | V <sub>OL</sub> | Output Low Voltage | $I_{OL} = 2.1 \text{ mA}$<br>= 4.0 mA for RDY/ $\overline{\text{BUSY}}$ | | 0.45 | V | | V <sub>OH</sub> | Output High Voltage | Ι <sub>ΟΗ</sub> = -400 μΑ | 2.4 | | V | ### **AC Read Characteristics** | | | AT28C64E-12 | | | |-----------------------------------|--------------------------------------------------------------|-------------|-----|-------| | Symbol | Parameter | Min | Max | Units | | t <sub>ACC</sub> | Address to Output Delay | | 120 | ns | | t <sub>CE</sub> <sup>(1)</sup> | CE to Output Delay | | 120 | ns | | t <sub>OE</sub> <sup>(2)</sup> | OE to Output Delay | 10 | 60 | ns | | t <sub>DF</sub> <sup>(3)(4)</sup> | CE or OE High to Output Float | 0 | 45 | ns | | t <sub>OH</sub> | Output Hold from OE, CE or Address, whichever occurred first | 0 | | ns | # 10. AC Read Waveforms<sup>(1)(2)(3)(4)</sup> - Notes: 1. $\overline{CE}$ may be delayed up to $t_{ACC}$ $t_{CE}$ after the address transition without impact on $t_{ACC}$ . - 2. $\overline{\text{OE}}$ may be delayed up to $t_{\text{CE}}$ $t_{\text{OE}}$ after the falling edge of $\overline{\text{CE}}$ without impact on $t_{\text{CE}}$ or by $t_{\text{ACC}}$ $t_{\text{OE}}$ after an address change without impact on $t_{ACC}$ . - 3. $t_{DF}$ is specified from $\overline{OE}$ or $\overline{CE}$ whichever occurs first ( $C_L = 5 \text{ pF}$ ). - 4. This parameter is characterized and is not 100% tested. # 11. Input Test Waveforms and Measurement Level # 12. Output Test Load # 13. Pin Capacitance $f = 1 \text{ MHz}, T = 25^{\circ}C^{(1)}$ | Symbol | Тур | Max | Units | Conditions | |------------------|-----|-----|-------|----------------| | C <sub>IN</sub> | 4 | 6 | pF | $V_{IN} = 0V$ | | C <sub>OUT</sub> | 8 | 12 | pF | $V_{OUT} = 0V$ | Note: 1. This parameter is characterized and is not 100% tested. ## 14. AC Write Characteristics | Symbol | Parameter | Min | Max | Units | |------------------------------------|-------------------------------------------|-----|------|-------| | t <sub>AS</sub> , t <sub>OES</sub> | Address, OE Setup Time | 10 | | ns | | t <sub>AH</sub> | Address Hold Time | 50 | | ns | | t <sub>WP</sub> | Write Pulse Width (WE or CE) | 100 | 1000 | ns | | t <sub>DS</sub> | Data Setup Time | 50 | | ns | | $t_{DH}, t_{OEH}$ | Data, <del>OE</del> Hold Time | 10 | | ns | | t <sub>CS</sub> , t <sub>CH</sub> | CE to WE and WE to CE Setup and Hold Time | 0 | | ns | | t <sub>DB</sub> | Time to Device Busy | | 50 | ns | | t <sub>WC</sub> | Write Cycle Time | | 200 | μs | ## 15. AC Write Waveforms ### 15.1 WE Controlled # 15.2 **CE** Controlled # 16. Data Polling Characteristics<sup>(1)</sup> | Symbol | Parameter | Min | Тур | Max | Units | |------------------|-----------------------------------|-----|-----|-----|-------| | t <sub>DH</sub> | Data Hold Time | 10 | | | ns | | t <sub>OEH</sub> | OE Hold Time | 10 | | | ns | | t <sub>OE</sub> | ŌĒ to Output Delay <sup>(2)</sup> | | | | ns | | t <sub>WR</sub> | Write Recovery Time | 0 | | | ns | Notes: 1. These parameters are characterized and not 100% tested. 2. See "AC Read Characteristics". # 17. Data Polling Waveforms # 18. Chip Erase Waveforms $$\begin{split} t_S &= t_H = 1 \text{ } \mu\text{sec (min.)} \\ t_W &= 10 \text{ } m\text{sec (min.)} \\ V_H &= 12.0 \pm 0.5 V \end{split}$$ ### NORMALIZED SUPPLY CURRENT vs. # NORMALIZED SUPPLY CURRENT vs. # OUTPUT SINK CURRENT vs. ## NORMALIZED SUPPLY CURRENT vs. # NORMALIZED ACCESS TIME vs. # OUTPUT SOURCE CURRENT vs. # 19. Ordering Information ### 19.1 Standard Package | t <sub>ACC</sub> | I <sub>CC</sub> (mA) | | | | | |------------------|----------------------|---------|---------------|---------|-------------------| | (ns) | Active | Standby | Ordering Code | Package | Operation Range | | 120 | 45 | 0.1 | AT28C64E-12JI | 32J | Industrial | | | | | AT28C64E-12PI | 28P6 | (-40° C to 85° C) | | | | | AT28C64E-12SI | 28S | | | | | | AT28C64E-12TI | 28T | | ## 19.2 Green Package (Pb/Halide-free) | t <sub>ACC</sub> | I <sub>CC</sub> (mA) | | | | | |------------------|----------------------|---------|---------------|---------|-------------------| | (ns) | Active | Standby | Ordering Code | Package | Operation Range | | 120 | 45 | 0.1 | AT28C64E-12JU | 32J | Industrial | | | | | AT28C64E-12PU | 28P6 | (-40° C to 85° C) | | | | | AT28C64E-12SU | 28S | | | | | | AT28C64E-12TU | 28T | | ## 19.3 Package Type | 32J | 32-lead, Plastic J-leaded Chip Carrier (PLCC) | |------|---------------------------------------------------------------| | 28P6 | 28-lead, 0.600" Wide, Plastic Dull Inline Package (PDIP) | | 28S | 28-lead, 0.300" Wide, Plastic Gull Wing, Small Outline (SOIC) | | 28T | 28-lead, Plastic Thin Small Outline Package (TSOP) | ## 20. Valid Part Numbers The following table lists standard Atmel® products that can be ordered. | Device Numbers | Speed | Package and Temperature Combinations | |----------------|-------|--------------------------------------| | AT28C64E | 12 | JI, JU, PI, PU, SI, SU, TI, TU | ## 21. Die Products Reference Section: Parallel EEPROM Die Products # 22. Packaging Information #### **32J - PLCC** 22.1 Notes: - 1. This package conforms to JEDEC reference MS-016, Variation AE. - 2. Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is .010"(0.254 mm) per side. Dimension D1 and E1 include mold mismatch and are measured at the extreme material condition at the upper or lower parting line. - 3. Lead coplanarity is 0.004" (0.102 mm) maximum. | SYMBOL | MIN | NOM | MAX | NOTE | |--------|-----------|-----|--------|--------| | Α | 3.175 | _ | 3.556 | | | A1 | 1.524 | _ | 2.413 | | | A2 | 0.381 | _ | _ | | | D | 12.319 | _ | 12.573 | | | D1 | 11.354 | _ | 11.506 | Note 2 | | D2 | 9.906 | _ | 10.922 | | | E | 14.859 | _ | 15.113 | | | E1 | 13.894 | _ | 14.046 | Note 2 | | E2 | 12.471 | _ | 13.487 | | | В | 0.660 | _ | 0.813 | | | B1 | 0.330 | _ | 0.533 | | | е | 1.270 TYP | | | | 10/04/01 REV. В | AMEL | 2325 Orchard<br>San Jose, CA | Parkway<br>95131 | |------|------------------------------|------------------| | | | | | TITLE | DRAWING NO. | |----------------------------------------------------|-------------| | 32J, 32-lead, Plastic J-leaded Chip Carrier (PLCC) | 32J | ### 22.2 28P6 - PDIP Notes: - 1. This package conforms to JEDEC reference MS-011, Variation AB. - 2. Dimensions D and E1 do not include mold Flash or Protrusion. Mold Flash or Protrusion shall not exceed 0.25 mm (0.010"). ### **COMMON DIMENSIONS** (Unit of Measure = mm) | , | | | | | |--------|--------|-----------|--------|--------| | SYMBOL | MIN | NOM | MAX | NOTE | | Α | _ | _ | 4.826 | | | A1 | 0.381 | _ | _ | | | D | 36.703 | _ | 37.338 | Note 2 | | E | 15.240 | _ | 15.875 | | | E1 | 13.462 | _ | 13.970 | Note 2 | | В | 0.356 | _ | 0.559 | | | B1 | 1.041 | _ | 1.651 | | | L | 3.048 | _ | 3.556 | | | С | 0.203 | _ | 0.381 | | | eB | 15.494 | _ | 17.526 | | | е | | 2.540 TYP | ) | | | | | | | | 09/28/01 | IIILE | | | | |-------|---------------------------------|----------|--------------| | | ead (0.600"/15.24<br>age (PDIP) | mm Wide) | Plastic Dual | DRAWING NO. REV. 28P6 B ### 22.3 28S - SOIC Dimensions in Millimeters and (Inches). Controlling dimension: Millimeters. 0.51(0.020) 0.33(0.013) 7.60(0.2992) 10.65(0.419) 7.40(0.2914) $\overline{10.00(0.394)}$ PIN 1 ID 1.27(0.50) BSC TOP VIEW 18.10(0.7125) 2.65(0.1043) 17.70(0.6969) 2.35(0.0926) 0.30(0.0118) 0.10(0.0040) SIDE VIEWS 0° ~ 8° 0.32(0.0125) 0.23(0.0091) 1.27(0.050) 0.40(0.016) 8/4/03 DRAWING NO. TITLE REV. 2325 Orchard Parkway 28S, 28-lead, 0.300" Body, Plastic Gull Wing Small Outline (SOIC) **28S** В San Jose, CA 95131 JEDEC Standard MS-013 ### 22.4 28T - TSOP Notes: - 1. This package conforms to JEDEC reference MO-183. - 2. Dimensions D1 and E do not include mold protrusion. Allowable protrusion on E is 0.15 mm per side and on D1 is 0.25 mm per side. - 3. Lead coplanarity is 0.10 mm maximum. | ( | | | | | |-------------|------------|-------|-------|--------| | SYMBOL | MIN | NOM | MAX | NOTE | | Α | _ | _ | 1.20 | | | A1 | 0.05 | _ | 0.15 | | | A2 | 0.90 | 1.00 | 1.05 | | | D | 13.20 | 13.40 | 13.60 | | | D1 | 11.70 | 11.80 | 11.90 | Note 2 | | Е | 7.90 | 8.00 | 8.10 | Note 2 | | L | 0.50 | 0.60 | 0.70 | | | L1 | 0.25 BASIC | | | | | b | 0.17 | 0.22 | 0.27 | | | С | 0.10 | _ | 0.21 | | | е | 0.55 BASIC | | | | | 0.00 B/1010 | | | | | 12/06/02 | TITLE | |-------------------------------------------------------| | 28T, 28-lead (8 x 13.4 mm) Plastic Thin Small Outline | | Package, Type I (TSOP) | | DRAWING NO. | REV. | |-------------|------| | 28T | С | ### **Atmel Corporation** 2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600 #### Regional Headquarters #### Europe Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500 #### Asia Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369 #### Japan 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581 #### **Atmel Operations** #### Memory 2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314 #### Microcontrollers 2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314 La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60 #### ASIC/ASSP/Smart Cards Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759 Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743 #### RF/Automotive Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-0 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759 Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80 Literature Requests www.atmel.com/literature Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life. © 2006 Atmel Corporation. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, Everywhere You Are<sup>®</sup> and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.