### **General Description** The MAX6909/MAX6910 are I<sup>2</sup>C-compatible real-time clocks (RTCs) with a microprocessor supervisor, optional trickle charger (MAX6910 only), backup power source, and NV RAM controller. The MAX6909/ MAX6910 provide alarm outputs to indicate a crystal failure, a switchover to battery power, and time and date indication. The NV RAM is 31 bytes of static RAM that are available for scratchpad storage. The MAX6909/ MAX6910 are controlled through a 2-wire serial bus. The real-time clock/calendar provides seconds, minutes, hours, day, date, month, and year information. The date is automatically adjusted for months with fewer than 31 days, including corrections for leap year up to the year 2100. The clock operates in either the 24-hour or 12-hour format with an AM/PM indicator. A time/date-programmable ALARM output completes the features list for the real-time clock section of the MAX6909/MAX6910. The alarm function can also be used in a polled mode by periodically reading the alarm out status bit in the minutes register. A crystal fail output, CX FAIL, indicates loss of accurate timekeeping due to crystal problems. A built-in µP supervisor with an open-drain reset ensures the µP powers up in a known state. A reset threshold is available for 3V or 3.3V supplies. The piezo transducer output, PZT, is register selectable for one of four frequencies, can be turned on and off through a register bit, or selected to go on when the ALM, alarm output, goes active. The MAX6909/MAX6910 are available in a 20-pin QSOP package and operate over the -40°C to +85°C temperature range. ### **Applications** Point-of-Sale Equipment Programmable Logic Controller Handheld Instruments Medical Instrumentation #### **Features** - ♦ RTC Counts Seconds, Minutes, Hours, Date of the Month, Month, Day of the Week, and Year, with **Leap Year Compensation Valid Up to 2100** - ♦ 31 Bytes of RAM for Scratchpad Data Storage - ♦ Uses Standard 32.768kHz, 6pF Load, Watch Crystal - ♦ Programmable Time/Date, Open-Drain ALARM **Output (Status Can also Be Polled)** - ♦ Chip Enable Gating (Control of CE with Reset and Power Valid) - ♦ OUT Pin for SRAM Power - ♦ µP Reset Output - Watchdog Input - ♦ Manual Reset Input with Push-Button Switch **Debounce** - ♦ Independent Power-Fail and Reset Comparators - ♦ 400kHz 2-Wire Interface - ♦ Single-Byte or Multiple-Byte (Burst Mode) Data Transfer for Read or Write of Clock Registers or RAM - ♦ Bus Timeout to Prevent Lockup of Malfunctioning **Bus Interface** - ♦ Dual Power-Supply Pins for Primary and Backup **Power** - ♦ Programmable Trickle Charger (MAX6910) - ♦ Uses Less than 1µA Timekeeping Current at 3.0V - Operating Voltages of 3V and 3.3V ### **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | |-------------|----------------|-------------| | MAX6909EO30 | -40°C to +85°C | 20 QSOP | | MAX6909EO33 | -40°C to +85°C | 20 QSOP | | MAX6910EO30 | -40°C to +85°C | 20 QSOP | | MAX6910EO33 | -40°C to +85°C | 20 QSOP | Pin Configuration/Selector Guide/Typical Operating Circuit appear at end of data sheet. #### **ABSOLUTE MAXIMUM RATINGS** | All Voltages (with respect to GND) | Output Current | |------------------------------------------------------------------------------|-------------------------------------------------------| | BATT or V <sub>CC</sub> 0.3V to +6.0V | OUT Continuous450mA | | OUT, ALM, SCL, SDA, CX FAIL, | All Other Outputs20mA | | PFO, RESET0.3V to +6.0V | Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) | | All Other Pins0.3V to (V <sub>SUP</sub> + 0.3V) | 20-Pin QSOP (derate 9.1mW/°C above +70°C)727mW | | (where V <sub>SUP</sub> is greater of V <sub>BATT</sub> or V <sub>CC</sub> ) | Operating Temperature Range40°C to +85°C | | Input Current | Junction Temperature+150°C | | V <sub>CC</sub> 500mA | Storage Temperature Range65°C to +150°C | | BATT100mA | Lead Temperature (soldering, 10s)+300°C | | GND20mA | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS** $(V_{CC} = V_{CC(MIN)})$ to $V_{CC(MAX)}$ , $T_A = -40$ °C to +85°C, unless otherwise noted. Typical values are at $T_A = +25$ °C.) (Notes 1, 2) | PARAMETER | SYMBOL | CO | ONDITIONS | MIN | TYP | MAX | UNITS | | |---------------------------------------------------|-------------------|-------------------------------------------------------------------------|------------------------------------------------|--------------------------|--------------------------|------|-------|--| | Operating Voltage Renge | Voc | MAX69EO30 (N | ote 3) | 2.7 | | 3.3 | V | | | Operating Voltage Range | Vcc | MAX69EO33 (N | ote 3) | 3.0 | | 3.6 | V | | | Operating Valtage Dance DATT | \/ | MAX69EO30 (N | ote 4) | 2.0 | | 3.6 | V | | | Operating Voltage Range BATT | V <sub>BATT</sub> | MAX69EO33 (N | ote 4) | 2.0 | | 3.6 | V | | | | | | V <sub>BATT</sub> = 2V, V <sub>CC</sub> = 0V | | | 0.75 | | | | BATT Current (Note 5) | I <sub>BATT</sub> | Crystal fail-<br>circuit disabled | V <sub>BATT</sub> = 3V, V <sub>CC</sub> = 0V | | | 0.95 | μΑ | | | | | Circuit disabled | V <sub>BATT</sub> = 3.6V, V <sub>CC</sub> = 0V | | | 1.1 | | | | | | | V <sub>BATT</sub> = 2V, V <sub>CC</sub> = 0V | | | 0.9 | | | | Timekeeping Current (Note 5) | I <sub>BATT</sub> | Crystal fail-<br>circuit enabled | VBATT = 3V, VCC = 0V | | | 4 | μΑ | | | | | Circuit eriableu | $V_{BATT} = 3.6V, V_{CC} = 0V$ | | | 9 | ' | | | Active County Courset (Nets C) | l | PZT disabled, | $V_{CC} = 3.3V, V_{BATT} = 0V$ | | | 0.14 | то Л | | | Active Supply Current (Note 6) | ICCA | crystal-disabled | $V_{CC} = 3.6V, V_{BATT} = 0V$ | | | 0.15 | mA | | | Ohara allan i Origina ant (NI ata E) | Iccs | PZT disabled, | $V_{CC} = 3.3V, V_{BATT} = 0V$ | | | 7 | | | | Standby Current (Note 5) | | crystal-disabled | $V_{CC} = 3.6V, V_{BATT} = 0V$ | | | 7 | μA | | | Otana dia a Orania at (Nata 5) | Iccs | Crystal fail- | $V_{CC} = 3.3V, V_{BATT} = 0V$ | | | 18 | | | | Standby Current (Note 5) | | circuit enabled | $V_{CC} = 3.6V, V_{BATT} = 0V$ | | | 25 | μA | | | Trickle-Charge Diode Voltage<br>Drop (Two Diodes) | | | | | 1.2 | | ٧ | | | | R1 | | | | 1.7 | | | | | Trickle Charge Resistors | R2 | | | | 2.8 | | kΩ | | | | R3 | | | | 5.0 | | 1 | | | OUT | | | | • | | | | | | OUT in Battery-Backup Mode | \/ <b>.</b> | V <sub>BATT</sub> = 3.0V, V <sub>CC</sub> = 0V, I <sub>OUT</sub> = 20mA | | V <sub>BATT</sub> - 0.15 | V <sub>BATT</sub> - 0.1 | | V | | | (Note 4) | Vout | V <sub>BATT</sub> = 2.0V, V <sub>CC</sub> = 0V, I <sub>OUT</sub> 10mA | | V <sub>BATT</sub> - 0.1 | V <sub>BATT</sub> - 0.05 | | V | | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{CC} = V_{CC(MIN)})$ to $V_{CC(MAX)}$ , $T_A = -40$ °C to +85°C, unless otherwise noted. Typical values are at $T_A = +25$ °C.) (Notes 1, 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----------------------------|--------------------------|-------| | OLIT in Voc Mode (Note 4) | Volum | V <sub>CC</sub> = 3.0V, V <sub>BATT</sub> = 0V, I <sub>OUT</sub> = 100mA | V <sub>CC</sub> - 0.15 | V <sub>CC</sub> - 0.1 | | V | | OUT in V <sub>CC</sub> Mode (Note 4) | Vout | V <sub>CC</sub> = 2.7V, V <sub>BATT</sub> = 0V, I <sub>OUT</sub> = 50mA | V <sub>CC</sub> – 0.1 | V <sub>CC</sub> -<br>0.05 | | V | | V <sub>BATT</sub> to V <sub>CC</sub> Switchover<br>Threshold | V <sub>TRU</sub> | Power-up (V <sub>CC</sub> < V <sub>RST</sub> ) switch from V <sub>BATT</sub> to V <sub>CC</sub> (Note 7) | | V <sub>BATT</sub><br>+ 0.05 | | V | | V <sub>CC</sub> to V <sub>BATT</sub> Switchover<br>Threshold | V <sub>TRD</sub> | Power-down ( $V_{CC} < V_{RST}$ ) switch from $V_{CC}$ to $V_{BATT}$ (Note 7) | | V <sub>BATT</sub><br>- 0.05 | | V | | CEIN AND CEOUT | | | | | | | | CE IN Leakage Current | | Disabled, V <sub>CC</sub> < V <sub>RST</sub> , V <sub>CE IN</sub> = V <sub>CC</sub> or GND | -1 | | +1 | μA | | CE IN to CE OUT Resistance | | $V_{CC} = V_{CC(min)}$ , $V_{IH} = 0.9V_{CC}$ , $V_{IL} = 0.1V_{CC}$ | | 70 | 140 | Ω | | CE IN to CE OUT Propagation Delay | | $50\Omega$ source impedance driver,<br>CLOAD = 10pF, VCC = VCC(MIN),<br>VIH = 0.9VCC, VIL = 0.1 VCC (Note 8),<br>measured from 50% point on $\overline{\text{CE IN}}$ to the<br>50% point on $\overline{\text{CE OUT}}$ | | 5 | 15 | ns | | RESET (or RESET) Active to CE OUT disabled and pulled to Vout Delay | tRCE | $\overline{\rm MR}$ low to high, V <sub>CC(MIN)</sub> < V <sub>CC</sub> < V <sub>CC(MAX)</sub> | 2 | 10 | 50 | μs | | CE OUT Enabled and Connected to CE IN After V <sub>CC</sub> > V <sub>RST</sub> | t <sub>RP</sub> | | 140 | 200 | 280 | ms | | CE OUT High (RESET or RESET Active) | Voн | V <sub>CC</sub> = 0V, I <sub>OUT</sub> = -100μA, V <sub>BATT</sub> = 2V | 0.95 x<br>V <sub>OUT</sub> | | | V | | MANUAL RESET INPUT | • | | | | | • | | MR Input Threshold | VIL | | | | 0.3 ×<br>V <sub>CC</sub> | V | | ININ III PUL III I ESTIOIU | VIH | | 0.7 ×<br>VCC | | | V | | MR Internal Pullup Resistance | | | | 50 | | kΩ | | MR Minimum Pulse Width | | | 1 | | | μs | | MR Glitch Immunity | | (Note 8) | | | 50 | ns | | MR to Reset Delay | | (Note 8) | | 200 | 350 | ns | | POWER-FAIL INPUT AND POWE | R-FAIL OUTI | PUT | | | | | | PFI Input Threshold | VPFT | VCC = VCC(MIN) | 1.19 | 1.27 | 1.31 | V | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{CC} = V_{CC(MIN)})$ to $V_{CC(MAX)}$ , $T_A = -40$ °C to +85°C, unless otherwise noted. Typical values are at $T_A = +25$ °C.) (Notes 1, 2) | PFI to PFO Delay PFI rising Q.0.6 Q.2 Z.2 PFI deling Q.4 5 12 deli | PARAMETER | SYMBOL | C | ONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-------------------|-----------------------------------------|---------------------------------|------|------|------|---------------------------------------| | PFI to PFO Delay | PFI Input Current | | | | -100 | +2 | +100 | nA | | PFI Hysteresis VPFH PFI rising 2.4 | DEL to DEO Dolovi | | (Nata O) | PFI rising | 0.06 | 0.2 | 2.2 | | | PFO Output Voltage High VoH Isource = 200μA, PFI = VcC = VcC(MIN) VoC VcC | PFI to PFO Delay | | (Note 8) | PFI falling | 2.4 | 5 | 12 | l μs | | PPO Output Voltage High VoH ISOURCE = 200µA, PPI = VCC = VCC(MIN) VoC V V | PFI Hysteresis | VpfH | PFI rising | | | 30 | | mV | | WATCHDOG INPUT Watchdog Timeout Period Initial twD Before first WDI edge, after reset timeout 1.00 1.6 2.25 s Watchdog Timeout Period twD Register select—long 1.00 1.6 2.25 s Minimum WDI Input Pulse Width twDs Register select—short 140 200 280 ms Minimum WDI Input Pulse Width twDi 100 ns 0.3 x VCC V WDI Input Threshold VIL VIL 0.7 x VCC V WDI Input Current Inc VWDI = VCC or GND -100 +100 nA WDI Input Short-Circuit Current Inc VWDI = VCC or GND -100 +100 nA PZT Output Short-Circuit Current IPZT MAX69 _ EO30 Sink current 5 18 mA PZT to Be Active) PZTtt MAX69 _ EO33 Sink current 5 20 mA PZT Frequency 1 PZTtt Sink current 6.5 25 25 PZT Frequency 2 | PFO Output Voltage High | Voн | ISOURCE = 200µ. | A, $PFI = V_{CC} = V_{CC}(MIN)$ | | | | V | | Watchdog Timeout Period twp Before first WDI edge, after reset timeout 1.00 1.6 2.25 s Watchdog Timeout Period twp Register select—long 1.00 1.6 2.25 s Matchdog Timeout Period twp Register select—short 140 200 280 ms Minimum WDI Input Pulse Width VIL 100 ns WDI Input Threshold VIL 0.7 × VCC VCC V WDI Input Current Inc. VWDI = VCC or GND -100 +100 nA PZT Output Short-Circuit Current Inc. VWDI = VCC or GND -100 +100 nA PZT Output Short-Circuit Current Inc. Inc. Sink current 5 18 Source current 5 18 MAX69_ED30 MAX69_ED30 Sink current 5 20 MAX69_ED30 <td>PFO Output Voltage Low</td> <td>V<sub>OL</sub></td> <td>Isink = 1.2mA, V</td> <td>BATT = 2V, PFI = VCC = 0V</td> <td></td> <td></td> <td>0.2</td> <td>V</td> | PFO Output Voltage Low | V <sub>OL</sub> | Isink = 1.2mA, V | BATT = 2V, PFI = VCC = 0V | | | 0.2 | V | | Two Register select—long 1.00 1.6 2.25 s | WATCHDOG INPUT | | | | | | | | | Max69_E030 Sink current 140 200 280 ms | Watchdog Timeout Period Initial | twD | Before first WDI | edge, after reset timeout | 1.00 | 1.6 | 2.25 | S | | Minimum WDI Input Pulse Width NWDI NW | Watchdog Timoout Poriod | twD | Register select- | -long | 1.00 | 1.6 | 2.25 | S | | VIL VIH VI | Watchdog Timeout Feriod | twps | Register select— | -short | 140 | 200 | 280 | ms | | VIL VIH VI | Minimum WDI Input Pulse Width | twDI | | | 100 | | | ns | | VIH VWDI = VCC or GND | MDI T | VIL | | | | | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | PZT OUTPUT PZT OUTPUT PZT OUTPUT Short-Circuit Current (VCc Must Be > VRST for PZT to Be Active) PZT MAX69EO30 Sink current 5 | WDI Input Threshold | VIH | | | _ | | | V | | PZT Output Short-Circuit Current (VCC Must Be > VRST for PZT to Be Active) PZT MAX69EO30 Sink current 5 | WDI Input Current | I <sub>IL</sub> | V <sub>WDI</sub> = V <sub>CC</sub> or G | AND | -100 | | +100 | nA | | PZT Output Short-Circuit Current (V <sub>CC</sub> Must Be > V <sub>RST</sub> for PZT to Be Active) MAX69EO30 Source current 5 20 MAX69EO30 Source current 5 20 MAX69EO30 Source current 6 20 PZT Frequency 1 PZTf12 2048 Hz PZT Frequency 3 PZTf3 4096 Hz PZT Frequency 4 PZTf4 8192 Hz PZT Off-Leakage Current IoLKG -1 +1 μA CRYSTAL-FAIL OUTPUT CX FAIL Output Low Voltage Vol Vo | PZT OUTPUT | | | | | | | | | PZT to Be Active PZT to Be Active PZT to Be Active PZT to Be Active PZT to Be Active PZT for Be Active PZT for Be Active PZT frequency 1 | D-77 0 1 1 01 1 01 1 1 0 | | MAX60 EO30 | Sink current | 5 | | 18 | | | PZT to Be Active) MAX69EO33 Sink current 6 20 Source current 6.5 25 Source current 6.5 25 PZT Frequency 1 PZTf1 1024 Hz PZT Frequency 2 PZTf2 2048 Hz PZT Frequency 3 PZTf3 4096 Hz PZT Frequency 4 PZTf4 8192 Hz PZT Off-Leakage Current IOLKG -1 +1 μA CRYSTAL-FAIL OUTPUT CX FAIL Output Low Voltage VOL VBATT = 2.0V, VCC = 0V, IOL = 3mA 0.1 0.2 V CX FAIL Off-Leakage Current IOLKG -1 +1 μA ALARM OUTPUT ALARM OUTPUT ALAM Output Low Voltage VOL IOL = 3mA, VBATT = 2.0V, VCC = 0V 0.25 V IOL = 5mA, VBATT = 2.0V, VCC = 0V 0.25 V OUL IOL = 5mA, VBATT = 0V 0.25 V OUL IOL = 5mA, VCC = 2.7V, VBATT = 0V 0.25 V OUL IOL = 5mA, VCC = 2.7V, VBATT = 0V 0.25 V OUL IOL = 5mA, VCC = 2.7V, VBATT = 0V 0.25 V OUL IOL = 5mA, VCC = 2.7V, VBATT = 0V 0.25 V OUL IOL = 5mA, VCC = 2.7V, VBATT = 0V 0.25 V OUL IOL = 5mA, VCC = 2.7V, VBATT = 0V 0.25 V OUL IOL = 5mA, VCC = 2.7V, VBATT = 0V 0.25 V OUL IOL = 5mA, VCC = 2.7V, VBATT = 0V 0.25 V OUL IOL = 5mA, VCC = 2.7V, VBATT = 0V 0.25 V OUL IOL = 5mA, VCC = 2.7V, VBATT = 0V 0.25 V OUL IOL = 5mA, VCC = 2.7V, VBATT = 0V 0.25 V OUL IOL = 5mA, VCC = 2.7V, VBATT = 0V 0.25 V OUL IOL = 5mA, VCC = 2.7V, VBATT = 0V 0.25 V OUL IOL = 5mA, VCC = 2.7V, VBATT = 0V 0.25 V OUL IOL = 5mA, VCC = 2.7V, VBATT = 0V 0.25 V OUL IOL = 5mA, VCC = 2.7V, VBATT = 0V 0.25 V OUL IOL = 5mA, VCC = 2.7V, VBATT = 0V 0.25 V OUL IOL = 5mA, VCC = 2.7V, VBATT = 0V 0.25 V OUL IOL = 5mA, VCC = 2.7V, VBATT = 0V 0.25 V OUL IOL = 5mA, VCC = 2.7V, VBATT = 0V 0.25 V OUL IOL = 5mA, VCC = 2.7V, VBATT = 0V 0.25 V OUL IOL = 5mA, VCC = 2.7V, VBATT = 0V 0.25 V OUL IOL = 5mA, VCC = 2.7V, VBATT = 0V 0.25 V OUL IOL = 5mA, VCC = 2.7V, VBATT = 0V 0.25 V OUL IOL = 5mA, VCC = 2.7V, VBATT = 0V 0.25 V OUL = 1.00 | | lozt. | I <sub>PZT</sub> | Source current | 5 | | 20 | mA | | PZT Frequency 1 | l ', | IPZ1 | | Sink current | 6 | | 20 | | | PZT Frequency 2 PZTf <sub>2</sub> 2048 Hz PZT Frequency 3 PZTf <sub>3</sub> 4096 Hz PZT Frequency 4 PZTf <sub>4</sub> 8192 Hz PZT Off-Leakage Current IOLKG -1 +1 μA CRYSTAL-FAIL OUTPUT CX FAIL Output Low Voltage VOL VBATT = 2.0V, VCC = 0V, IOL = 3mA 0.1 0.2 V CX FAIL Off-Leakage Current IOLKG -1 +1 μA ALARM OUTPUT ALARM Output Low Voltage VOL IOL = 3mA, VBATT = 2.0V, VCC = 0V O.25 IOL = 5mA, VCC = 2.7V, VBATT = 0V 0.2 O.25 V | , | | WAX09E000 | Source current | 6.5 | | 25 | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | PZT Frequency 1 | PZT <sub>f1</sub> | | | | 1024 | | Hz | | PZT Frequency 4 PZT <sub>f4</sub> 8192 Hz PZT Off-Leakage Current IOLKG -1 +1 $\mu$ A CRYSTAL-FAIL OUTPUT $ \overline{CX FAIL} \text{ Output Low Voltage} VOL VBATT = 2.0V, VCC = 0V, IOL = 3mA O.1 0.2 VCC = 2.7V, IOL = 5mA, VBATT = 0V O.25 $ ALARM OUTPUT $ \overline{ALM} \text{ Output Low Voltage} VOL VOL OLC = 3mA, VBATT = 0V O.25 $ $ \overline{ALM} \text{ Output Low Voltage} VOL OLC = 3mA, VBATT = 0V O.25 $ $ \overline{ALM} \text{ Output Low Voltage} VOL OLC = 3mA, VBATT = 2.0V, VCC = 0V O.25 $ $ \overline{ALM} \text{ Output Low Voltage} VOL OLC = 3mA, VBATT = 2.0V, VCC = 0V O.25 $ $ \overline{ALM} \text{ Output Low Voltage} VOL OLC = 3mA, VBATT = 2.0V, VCC = 0V O.25 $ | PZT Frequency 2 | PZT <sub>f2</sub> | | | | 2048 | | Hz | | PZT Off-Leakage Current $I_{OLKG}$ $-1$ $+1$ $\mu A$ CRYSTAL-FAIL OUTPUT | PZT Frequency 3 | PZT <sub>f3</sub> | | | | 4096 | | Hz | | CRYSTAL-FAIL OUTPUT | PZT Frequency 4 | PZT <sub>f4</sub> | | | | 8192 | | Hz | | | PZT Off-Leakage Current | lolkg | | | -1 | | +1 | μΑ | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | CRYSTAL-FAIL OUTPUT | | | | | | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | CX FAIL Output Low Voltage | | $V_{BATT} = 2.0V, V_{C}$ | CC = 0V, IOL = 3mA | | 0.1 | 0.2 | <u> </u> | | ALARM OUTPUT ALM Output Low Voltage $V_{OL} = 3mA, V_{BATT} = 2.0V, V_{CC} = 0V$ $I_{OL} = 5mA, V_{CC} = 2.7V, V_{BATT} = 0V$ $0.2$ $0.25$ | | VOL | $V_{CC} = 2.7V, I_{OL}$ | = 5mA, V <sub>BATT</sub> = 0V | | | 0.25 | · | | $\overline{ALM} \text{ Output Low Voltage} \qquad V_{OL} \qquad \overline{I_{OL} = 3\text{mA}, V_{BATT} = 2.0\text{V}, V_{CC} = 0\text{V}} \qquad 0.2 \\ \overline{I_{OL} = 5\text{mA}, V_{CC} = 2.7\text{V}, V_{BATT} = 0\text{V}} \qquad 0.25$ | CX FAIL Off-Leakage Current | lolkg | | | -1 | | +1 | μΑ | | ALM Output Low Voltage $V_{OL} = 5mA$ , $V_{CC} = 2.7V$ , $V_{BATT} = 0V$ 0.25 | | | | | | | | | | IOL = 5MA, VCC = 2.7V, VBATT = 0V 0.25 | ALM Output Low Voltage | VOI | | | | | | _/ | | ALM Off-Leakage Current I <sub>OLKG</sub> -1 +1 μA | - | .0L | I <sub>OL</sub> = 5mA, V <sub>CC</sub> | = 2.7V, V <sub>BATT</sub> = 0V | | | 0.25 | | | | ALM Off-Leakage Current | lolkg | | | -1 | | +1 | μΑ | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{CC} = V_{CC(MIN)})$ to $V_{CC(MAX)}$ , $T_A = -40$ °C to +85°C, unless otherwise noted. Typical values are at $T_A = +25$ °C.) (Notes 1, 2) | PARAMETER | SYMBOL | Co | ONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------|-------------------|-------------------------------------------|-------------------------------------------------------------------------------|---------------------------|---------------------------|--------------------------|-------| | BATTERY ON OUTPUT | • | | | | | | | | DATT ON Outroot I soul Valle as | M | V <sub>BATT</sub> = 2.0V, I <sub>OL</sub> | _ = 3mA, V <sub>CC</sub> = 0V | | | 0.2 | V | | BATT ON Output Low Voltage | VoL | V <sub>BATT</sub> = 2.7V, I <sub>OL</sub> | _ = 5mA, V <sub>CC</sub> = 0V | | | 0.25 | j v | | BATT ON Off-Leakage Current | lolkg | | | -1 | | +1 | μΑ | | RESET FUNCTION | | | | | | | | | Reset Threshold | Vpot | MAX69EO33 | | 2.80 | 2.93 | 3.00 | V | | neset miesnoid | V <sub>RST</sub> | MAX69EO30 | | 2.50 | 2.63 | 2.70 | V | | V <sub>RST</sub> Hysteresis | V <sub>HYST</sub> | | | | 10 | | mV | | V <sub>CC</sub> Falling Reset Delay | | 10V/ms, measure | /RST(MAX) to VRST(MIN) at d from the beginning of SET asserting high | | 10 | 50 | μs | | Reset Active Timeout Period | t <sub>RP</sub> | | | 140 | 200 | 280 | ms | | RESET Output Low Voltage | VoL | Reset asserted | I <sub>OL</sub> = 1.6mA,<br>V <sub>BATT</sub> = 2.0V,<br>V <sub>CC</sub> = 0V | | | 0.2 | V | | RESET Off-Leakage Current | ILKG | | • | -1 | | +1 | μΑ | | RESET Output High Voltage | Voh | Reset asserted | I <sub>OH</sub> = 50μA, V <sub>CC</sub> = 1.0V,<br>V <sub>BATT</sub> = 0V | 0.8 ×<br>V <sub>C</sub> C | | | V | | NESET Output Flight voltage | VOH | neset asserted | I <sub>OH</sub> = 1mA, V <sub>CC</sub> = 2V,<br>V <sub>BATT</sub> = 0V | 0.9 ×<br>V <sub>CC</sub> | | | V | | RESET Output Low Voltage | V <sub>OL</sub> | $V_{CC} = V_{CC(MIN)}$ | I <sub>OL</sub> = 1.6mA | | 0.032 | 0.1 | V | | 2-WIRE DIGITAL INPUTS (SCL, | SDA) (VCC(MIN | N) < VCC < VCC(MA | X)) | | | | | | Input High Voltage | VIH | | | 0.7 ×<br>VCC | | | V | | Input Low Voltage | VIL | | | | | 0.3 ×<br>V <sub>CC</sub> | V | | Input Hysteresis | V <sub>H</sub> YS | | | | 0.05 ×<br>V <sub>CC</sub> | | V | | Input Leakage Current | | V <sub>IN</sub> = GND or V <sub>CC</sub> | | -1 | | +1 | μΑ | | Input Capacitance | | (Note 8) | | | | 10 | рF | | Output Low Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 4mA, V <sub>CC</sub> = | = VCC(MIN) | | | 0.4 | V | #### **AC ELECTRICAL CHARACTERISTICS** $(V_{CC(MIN)} < V_{CC} < V_{CC(MAX)}, T_A = -40^{\circ}C \text{ to } +85^{\circ}C, \text{ unless otherwise noted.})$ (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------------------------------------------------------------------|----------------|----------------|------------------------------|-----|--------|-------| | 2-WIRE BUS TIMING | | | • | | | | | SCL Clock Frequency | fscl | (Note 9) | 0.32 | | 400.00 | kHz | | Bus Timeout | ttimeout | | 1 | | 2 | S | | Bus Free Time Between STOP and START Condition | tBUF | | 1.3 | | | μs | | Hold Time After (Repeated)<br>START Condition; After This<br>Period, the First Clock Is<br>Generated | thd:STA | | 0.6 | | | μs | | Repeated START Condition<br>Setup Time | tsu:sta | | 0.6 | | | μs | | STOP Condition Setup Time | tsu:sto | | 0.6 | | | μs | | Data Hold Time | thd:dat | (Notes 10, 11) | 0 | | 0.9 | μs | | Data Setup Time | tsu:dat | | 100 | | | ns | | SCL Low to Data Out Valid | tvd:dat | (Note 8) | 50 | | | ns | | SCL Low Period | tLOW | | 1.3 | | | μs | | SCL High Period | thigh | | 0.6 | | | μs | | SCL/SDA Rise Time | t <sub>R</sub> | (Note 12) | 20 + 0.1<br>x C <sub>B</sub> | | 300 | ns | | SCL/SDA Fall Time (Receiving) | tF | (Notes 12, 13) | 20 + 0.1<br>x C <sub>B</sub> | | 300 | ns | | SCL/SDA Fall Time (Transmitting) | t <sub>F</sub> | (Notes 12, 13) | 20 + 0.1<br>x C <sub>B</sub> | _ | 250 | ns | | Pulse Width of Spike Suppressed | tsp | (Note 8) | | | 50 | ns | | Capacitive Load of Each Bus<br>Line | СВ | | | | 400 | рF | - **Note 1:** V<sub>RST</sub> is the reset threshold for V<sub>CC</sub>. See the *Ordering Information*. - **Note 2:** All parameters are 100% tested at $T_A = +85$ °C. Limits over temperature are guaranteed by design and not production tested. - **Note 3:** 2-wire serial interface is operational for $V_{CC} > V_{RST}$ . - Note 4: See the Detailed Description section (BATT function). - Note 5: IBATT and ICCS are specified with SDA and SCLK pulled high, OUT floating, and CE OUT floating. - **Note 6:** 2-wire serial interface operating at 400kHz, SDA pulled high. - Note 7: For OUT switch over to BATT, V<sub>CC</sub> must fall below V<sub>RST</sub> and V<sub>BATT</sub>. For OUT switchover to V<sub>CC</sub>, V<sub>CC</sub> must be above V<sub>RST</sub> or above V<sub>BATT</sub>. - Note 8: Guaranteed by design. Not production tested. - **Note 9:** Due to the 2-wire bus timeout feature, there is a minimum specification on the SCL clock frequency based on a 31-byte burst-mode transaction to RAM. See the *Timeout Feature* section. - Note 10: A device must internally provide a hold time of at least 300ns for the SDA signal (referred to the V<sub>IH min</sub> of the SCL signal) in order to bridge the undefined region of the falling edge of SCL. - Note 11: The maximum tho:DAT only has to be met if the device does not stretch the LOW period (tLOW) of the SCL signal. - **Note 12:** $C_B$ = total capacitance of one bus line in pF. - Note 13: The maximum t<sub>F</sub> for the SDA and SCL bus lines is specified at 300ns. The maximum fall time for the SDA output stage t<sub>F</sub> is specified at 250ns. This allows series protection resistors to be connected between the SDA/SCL pins and the SDA/SCL bus lines without exceeding the maximum specified t<sub>F</sub>. **Typical Operating Characteristics** (VCC = 3.3V, VBATT = 3V, TA = +25°C, unless otherwise noted.) # $I^2C\text{-}Compatible Real\text{-}Time Clocks with }\mu\text{P}$ Supervisor and NV RAM Controller ### Typical Operating Characteristics (continued) (VCC = 3.3V, VBATT = 3V, TA = +25°C, unless otherwise noted.) ### CE\_IN TO CE\_OUT ON-RESISTANCE vs. Temperature ## PZT OUTPUT RESISTANCE vs. TEMPERATURE ### MAXIMUM TRANSIENT DURATION ### **Pin Description** | PIN | NAME | FUNCTION | |-----|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | BATT | Backup Battery Input. When V <sub>CC</sub> falls below the reset threshold and V <sub>BATT</sub> , OUT connects to BATT. Connect BATT to GND if no backup battery supply is used. | | 2 | OUT | Supply Output for CMOS RAM or Other ICs Requiring Use of Backup Battery Power. Bypass to GND with at least a 0.1µF capacitor. | | 3 | BATT ON | Logic Output Open Drain. BATT ON is low when the MAX6909/MAX6910 are powered from BATT. | | 4 | <u>CE IN</u> | Chip-Enable Input. Input to the chip-enable switch used for external RAM. Connect to VCC if unused. | | 5 | PFI | Power-Fail Comparator Input. For monitoring external power supplies. | | 6 | MR | Manual Reset Input. The active-low input has an internal pullup resistor. Internal debouncing circuitry ensures noise immunity. Leave open if unused. | | 7 | WDI | Watchdog Input | | 8 | GND | Ground | | 9 | X1 | 32.768kHz Crystal Pin; Oscillator Input | | 10 | X2 | 32.768kHz Crystal Pin; Oscillator Output | | 11 | CX FAIL | Crystal Fail Output. Open drain, active low. | | 12 | SDA | Serial Data Line. Data input/output connection for the 2-wire serial interface. | | 13 | SCL | Serial Clock Line. Clock input connection for the 2-wire serial interface. | | 14 | ALM | Alarm Output. Open drain, active low. | | 15 | PZT | Piezo Transducer Output. Push-pull Piezo transducer output. | | 16 | PFO | Power-Fail Comparator Output. Push-pull active low. | | 17 | CE OUT | Chip-Enable Output. For controlling external RAM. | | 18 | RESET | Open-Drain, Active-Low Reset Output | | 19 | RESET | Push-Pull, Active-High Reset Output. Complement of RESET. | | 20 | Vcc | Main Supply Input. Bypass to GND with at least a 0.01µF capacitor. | ### **Detailed Description** The MAX6909/MAX6910 contain eight 8-bit timekeeping registers, two burst address registers, a trickle charge register, a control register, a configuration register, an alarm configuration register, and seven alarm threshold registers, all controlled through a 2-wire serial interface. Figure 1 is the MAX6909/MAX6910 block diagram. The OUT pin supplies voltage for CMOS RAM or other ICs requiring the use of backup battery power. When V<sub>CC</sub> rises above the reset threshold (V<sub>RST</sub>) or above V<sub>BATT</sub>, OUT is connected to V<sub>CC</sub>. When V<sub>CC</sub> falls below V<sub>RST</sub> and V<sub>BATT</sub>, BATT is connected to OUT. If enabled, an on-board trickle charger charges BATT from V<sub>CC</sub>. BATT can act as a backup supply from either a battery or SuperCap<sup>TM</sup>. When operating from BATT, the battery-on output (BATT ON) is pulled low and can be used as an indicator of operation in battery backup mode. SuperCap is a trademark of Baknor Industries. There are two reset outputs, RESET and RESET. They become active while V<sub>CC</sub> is below the reset threshold (V<sub>RST</sub>) or while manual reset (MR) is held low, and for t<sub>RP</sub> after MR goes high, V<sub>CC</sub> rises above the reset threshold, or a WDI pulse is not received when the watchdog function is enabled. Reset thresholds are available for 3V and 3.3V applications. See the *Ordering Information* for specifics. MR is internally pulled high and contains debounce circuitry to accommodate a manual pushbutton reset switch. The WDI, when enabled, keeps RESET and RESET from becoming active if it is strobed once every twDs or twD. The watchdog timeout is selectable in the configuration register. Other features include internal chip-enable gating logic, which accepts a valid $\overline{\text{CE IN}}$ from a microprocessor and only gates it through as valid to $\overline{\text{CE OUT}}$ when the MAX6909/MAX6910 are not in a reset state. This can be used for disabling CMOS RAM to limit current consumption when OUT is switched to BATT. Figure 1. MAX6909/MAX6910 Block Diagram A power-fail comparator is available to monitor other system voltages through PFI and report the status through PFO. If the MAX6909/MAX6910 are in reset, PFO is low; otherwise, it is high as long as PFI is greater than 1.27V (typ). The piezo transducer drive output (PZT) has register-selectable frequencies of 1.024kHz, 2.048kHz, 4.096kHz, or 8.192kHz. This output can be selected to become active when the alarm is triggered or can be independently controlled through the configuration register. When activated, the PZT outputs a frequency with an attention-getting 1Hz duty cycle of 50% on and 50% off. An on-chip crystal oscillator maintaining circuit, for use with a 32.768kHz crystal, provides the clock for time-keeping functions. A crystal fail output (CX FAIL) alerts the user when the 32.768kHz crystal oscillator has failed for 30 cycles (typ), resulting in conditions that produce invalid timekeeping data. The crystal fail function can also be polled by reading the status bit in the CX status register. #### **Crystal Selection** A 32.768kHz crystal is connected to the MAX6909/MAX6910 through pins 9 and 10 (X1 and X2). The crystal selected for use should have a specified load capac- itance (CL) of 6pF where the capacitive load is included in the MAX6909/MAX6910. When designing the PC board, keep the crystal as close to the X1 and X2 pins as possible. Keep the trace lengths short and small and place a guard ring around the crystal and connect the ring to GND to reduce capacitive loading and prevent unwanted noise pickup. Keep all signals out from beneath the crystal and the X1 and X2 pins to prevent noise coupling. Finally, an additional local ground plane on an adjacent PC board layer can be added under the crystal to shield it from unwanted pickup from traces on other layers of the board. This plane should be isolated from the regular PC board ground plane, should be no larger than the perimeter of the guard ring, and connected to the GND pin of the MAX6909/MAX6910. Ensure that this ground plane does not contribute to significant capacitance between signal line and ground on the connections that run from X1 and X2 to the crystal. Figure 2 shows the recommended crystal layout. Some crystal manufacturers and part numbers for their SMT, 32.768kHz watch crystals that require 6pF loads are listed in Table 1. In addition, these manufacturers offer other package options depending upon the specific application considerations. Figure 2. Recommended Crystal Layout Table 1. Crystal Manufacturers and Part Numbers | MANUFACTURER | PART | TEMP<br>RANGE (°C) | C <sub>L</sub><br>(pF) | +25°C FREQUENCY<br>TOLERANCE (ppm) | |-----------------------|-------------------------------------|--------------------|------------------------|------------------------------------| | Caliber Electronics | AWS2A-32.768KHz,<br>AWS2B-32.768KHz | -20 to +70 | 6 | ±20 | | ECS INC International | ECS327-6.0-17 | -10 to +60 | 6 | ±20 | | Fox Electronics | FSM327 | -40 to +85 | 6 | ±20 | | M-tron | SX2010/ SX2020 | -20 to +75 | 6 | ±20 | | Raltron | RSE-32.768-6-C-T | -10 to +60 | 6 | ±20 | Timekeeping accuracy of the MAX6909/MAX6910 is dependent on the frequency stability of the external crystal. To determine frequency stability, use the parabolic curve of Figure 3 and the following equations: $$\Delta f = f \times k \times (T_0 - T)^2$$ where: $\Delta f$ = change in frequency from +25°C (Hz) f = nominal crystal frequency (Hz) k = parabolic curvature constant (-0.035 ±0.005ppm/°C<sup>2</sup> for 32.768kHz watch crystals) $T_0$ = turnover temperature (+25°C ±5°C for 32.768kHz watch crystals) T = temperature of interest (°C) For example: What is the worst-case change in oscillator frequency from +25°C ambient to +45°C ambient? $$\Delta f_{drift} = 32,768$$ Hz $\times (-0.04$ ppm/°C)<sup>2</sup> $\times (20$ °C $-45$ °C)<sup>2</sup> = $-0.8192$ Hz What is the worst-case timekeeping error per second? 1) Error due to temperature drift: 2) Error due to +25°C initial crystal tolerance of ±20ppm: $$\begin{split} &\Delta f_{initial} = 32,768 \text{Hz} \times (\text{-20ppm}) = \text{-0.65536} \text{Hz} \\ &\Delta t_{initial} = \left\{ \left[ 1 \, / \, \left[ \left( f + \Delta f_{initial} \right) \, / \, 32,768 \right] \right] - 1 \right\} \, / \, 18 \\ &\Delta t_{initial} = \left\{ \left[ 1 \, / \, \left[ 32,768 - 0.65536 \, / \, 32,768 \right] \right] - 1 \right\} \, / \\ &1 = 0.000020 \, s \, / \, s \end{split}$$ 3) Total timekeeping error per second: $$\Delta t_{total} = \Delta t_{drift} + t_{initial}$$ $$\Delta t_{total} = 0.000025 \text{s/s} + 0.000020 \text{s/s} = 0.000045 \text{s/s}$$ Figure 3. Frequency Stability and Temperature Figure 4. Oscillator Functional Schematic Table 2. Acceptable Quartz Crystal Parameters | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | |------------------------------------|--------|--------|--------|-----|-------| | Frequency | f | | 32.768 | | kHz | | Equivalent series resistance (ESR) | Rs | | | 60 | kΩ | | Parallel load capacitance | CL | | 6 | | pF | | Q factor | Q | 40,000 | | | | After 1 month that translates to: $$\Delta t = (31 \text{day}) \times \left(24 \frac{\text{hr}}{\text{day}}\right) \times \left(60 \frac{\text{min}}{\text{hr}}\right) \times \left(60 \frac{\text{s}}{\text{min}}\right) \times \left(0.000045 \text{s/s}\right) = 120.158 \text{s}$$ Total worst-case timekeeping error at the end of 1 month at +45°C is approximately 120s or 2min (assumes negligible parasitic layout capacitance). Figure 5 shows the register address definition. Table 3 is the hex register address/description. #### **Control Register (Write Protect Bit)** Bit 7 of the control register is the write protect bit. The lower 7 bits (bits 0–6) are forced to zero and always read a zero when read. Before any write operation to the clock or RAM, bit 7 must be zero. When high, the write protect bit prevents a write operation to any other register. #### Hours Register (AM-PM/12-24 Mode) Bit 7 of the hours register is defined as the 12-hour or 24-hour mode select bit. When high, the 12-hour mode is selected. In the 12-hour mode, bit 5 is the AM/PM bit with logic high being PM. In the 24-hour mode, bit 5 is the second 10-hour bit (20h–23h). #### **Clock Burst** Addressing the clock burst register specifies burst mode operation. In this mode, the first seven clock/calendar registers and the control register can be consecutively read or written starting with bit 7 of address BEh for a write and BFh for a read. If the write protect bit is set high when a write clock/calendar burst mode is specified, no data transfer occurs to any of the seven clock/calendar registers or the control register. When writing to the clock registers in the burst mode, all eight registers must be written in order for the data to be transferred. In addition, the WP bit in the control register must be set to zero prior to a clock burst write. #### RΔM The static RAM is 31 bytes addressed consecutively in the RAM address space. Even address/commands (C0h–FCh) are used for writes, and odd address/commands (C1h–FDh) are used for reads. The contents of the RAM are static and remain valid for V<sub>OUT</sub> down to 1.5V (typ). #### **RAM Burst** Addressing the RAM burst register specifies burst mode operation. In this mode, the 31 RAM registers can be consecutively read or written starting with bit 7 of address FEh for a write and FFh for a read. When writing to RAM in burst mode, it is not necessary to write all 31 bytes for the data to transfer. Each byte that is written to is transferred to RAM regardless of whether all 31 bytes are written. #### Trickle Charge Register (MAX6910) The trickle charge register controls the trickle charger characteristics of the MAX6910. The trickle charger functional schematic (Figure 6) shows the basic components of the trickle charger. Table 4 details the bit settings for trickle charger control. Trickle charge selection (TCS) bits D7-D4 control the selection of the trickle charger. In order to prevent accidental enabling, only a pattern of 1010 enables the trickle charger. All other patterns disable the trickle charger. The MAX6910 powers up with the trickle charger disabled. The diode select (DS) bits (D3-D2) select whether two diodes or no diodes are connected between VCC and BATT. If DS is 10, no diode is selected; if DS is 01, two diodes are selected. If DS is 00 or 11, the trickle charger is disabled independent of the state of the TCS bits. The RS bits (D1-D0) select the resistor that is connected between V<sub>CC</sub> and BATT. If both RS bits are set to zero, the trickle charger is disabled, regardless of any other bit states in the trickle charger register. RS bits set to 10 select a 1.7K, 01 selects 2.9K, and 11 select 5K. Figure 5. Register Address Definition (Sheet 1 of 2) Figure 5. Register Address Definition (Sheet 2 of 2) Table 3. Hex Register Address/Description | WRITE (HEX) | READ (HEX) | DESCRIPTION | POR CONTENTS (HEX) | POR CONTENTS (BCD) | |-------------|------------|-------------------------|--------------------|--------------------| | 80 | 81 | Seconds | 00 | 00 | | 82 | 83 | Minutes | 00 | 00 | | 84 | 85 | Hours | 00 | 00 | | 86 | 87 | Date | 01 | 01 | | 88 | 89 | Month | 01 | 01 | | 8A | 8B | Day | 01 | 01 | | 8C | 8D | Year | 70 | 70 | | 8E | 8F | Control | 00 | 00 | | 90 | 91 | Trickle charger | 00 | 00 | | 92 | 93 | Century | 19 | 19 | | 94 | 95 | Alarm configuration | 00 | 00 | | _ | 97 | Test configuration* | 07 | 07 | | 98 | 99 | CX status | 00 | 00 | | 9A | 9B | Configuration | 00 | 00 | | 9C | 9D | Seconds alarm threshold | 7F | 7F | | 9E | 9F | Minutes alarm threshold | 7F | 7F | | A0 | A1 | Hours alarm threshold | BF | BF | | A2 | A3 | Date alarm threshold | 3F | 3F | | A4 | A5 | Month alarm threshold | 1F | 1F | | A6 | A7 | Day alarm threshold | 00 | 00 | | A8 | A9 | Year alarm threshold | FF | FF | | BE | BF | Clock burst | N/A | N/A | | C0 | C1 | RAM 0 | Indeterminate | Indeterminate | | C2 | C3 | RAM 1 | Indeterminate | Indeterminate | | C4 | C5 | RAM 2 | Indeterminate | Indeterminate | | C6 | C7 | RAM 3 | Indeterminate | Indeterminate | | C8 | C9 | RAM 4 | Indeterminate | Indeterminate | | CA | СВ | RAM 5 | Indeterminate | Indeterminate | | CC | CD | RAM 6 | Indeterminate | Indeterminate | | CE | CF | RAM 7 | Indeterminate | Indeterminate | | D0 | D1 | RAM 8 | Indeterminate | Indeterminate | | D2 | D3 | RAM 9 | Indeterminate | Indeterminate | | D4 | D5 | RAM 10 | Indeterminate | Indeterminate | | D6 | D7 | RAM 11 | Indeterminate | Indeterminate | | D8 | D9 | RAM 12 | Indeterminate | Indeterminate | | DA | DB | RAM 13 | Indeterminate | Indeterminate | | DC | DD | RAM 14 | Indeterminate | Indeterminate | | DE | DF | RAM 15 | Indeterminate | Indeterminate | | E0 | E1 | RAM 16 | Indeterminate | Indeterminate | | E2 | E3 | RAM 17 | Indeterminate | Indeterminate | <sup>\*</sup>This is a read-only register. Table 3. Hex Register Address/Description (continued) | WRITE (HEX) | READ (HEX) | DESCRIPTION | POR CONTENTS (HEX) | POR CONTENTS (BCD) | |-------------|------------|-------------|--------------------|--------------------| | E4 | E5 | RAM 18 | Indeterminate | Indeterminate | | E6 | E7 | RAM 19 | Indeterminate | Indeterminate | | E8 | E9 | RAM 20 | Indeterminate | Indeterminate | | EA | EB | RAM 21 | Indeterminate | Indeterminate | | EC | ED | RAM 22 | Indeterminate | Indeterminate | | EE | EF | RAM 23 | Indeterminate | Indeterminate | | F0 | F1 | RAM 24 | Indeterminate | Indeterminate | | F2 | F3 | RAM 25 | Indeterminate | Indeterminate | | F4 | F5 | RAM 26 | Indeterminate | Indeterminate | | F6 | F7 | RAM 27 | Indeterminate | Indeterminate | | F8 | F9 | RAM 28 | Indeterminate | Indeterminate | | FA | FB | RAM 29 | Indeterminate | Indeterminate | | FC | FD | RAM 30 | Indeterminate | Indeterminate | | FE | FF | RAM Burst | N/A | N/A | Diode and resistor selection is determined by the user, according to the maximum current desired for the battery or SuperCap charging. The maximum charging current can be calculated as shown in the following example. Assume that a system power supply of 3V is applied to $V_{\rm CC}$ and a SuperCap is connected to BATT. Also assume that the trickle charger has been enabled with no diode and resistor R1 between $V_{\rm CC}$ and BATT. The maximum current $I_{\rm MAX}$ would therefore be calculated as follows: $$I_{MAX} = \frac{3.0V}{R1} \approx \frac{3.0V}{1.7k\Omega} \approx 1.76mA$$ As the SuperCap charges, the voltage difference between V<sub>CC</sub> and V<sub>BATT</sub> decreases, and therefore the charge current decreases. The MAX6909 does not feature a trickle charger. ## Power Control, Trickle Charger, and Battery Switchover BATT provides power as a battery backup. V<sub>CC</sub> provides the primary power in dual-supply systems where BATT is connected as a backup source to maintain the timekeeping function and RAM + register contents. When V<sub>CC</sub> rises above the reset threshold, V<sub>RST</sub>, V<sub>CC</sub> powers the MAX6909/MAX6910. When V<sub>CC</sub> falls below the reset threshold, VRST, and is less than V<sub>TPD</sub>, BATT powers the MAX6909/MAX6910. If V<sub>CC</sub> falls below the reset threshold, V<sub>RST</sub>, and is more than V<sub>TPD</sub>, V<sub>CC</sub> powers the MAX6909/MAX6910. When RESET and RESET are active, all inputs (MR, WDI, CE IN, and the 2-wire interface) are disabled. In addition, when operating from BATT, the outputs RESET, RESET, and PFO remain in the active state, PZT is high impedance and CE OUT is pulled to OUT. The timekeeping function remains active, together with the alarm function and crystal fail function if enabled. To minimize power consumption when operating from BATT, some functions are disabled; see Table 5. MAX6909/MAX6910 functional blocks remain active when powered from V<sub>CC</sub> or BATT. A battery can be connected prior to application of VCC with no current being drawn from the battery and the MAX6909/MAX6910 remaining inactive. This is the freshness seal mode of operation. On the very first application of VCC to the MAX6909/MAX6910, VCC must rise above the reset threshold. The battery should only be changed with VCC applied in order to maintain timekeeping functions. The trickle charger can be enabled and disabled through software control but is automatically disabled whenever V<sub>CC</sub> falls below V<sub>BATT</sub>. **Table 4. Trickle-Charger Register Control** | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | ACTION | | |-----|-----|-----|-----|----|----|----|----|------------------------------------|--| | TCS | TCS | TCS | TCS | DS | DS | RS | RS | ACTION | | | Х | Χ | Χ | Χ | 0 | 0 | Χ | Х | Trickle charger disabled | | | Х | Χ | Χ | Χ | 1 | 1 | Χ | Х | Trickle charger disabled | | | Х | Χ | Χ | Χ | Χ | Х | 0 | 0 | Trickle charger disabled | | | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | No diode selected; 1.7K selected | | | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | No diode selected; 2.9K selected | | | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | No diode selected; 5K selected | | | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | Two diodes selected; 1.7K selected | | | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | Two diodes selected; 2.9K selected | | | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | Two diodes selected; 5K selected | | Figure 6. Trickle-Charger Functional Schematic #### **OUT Function** OUT is an output supply voltage for external devices. When $V_{CC}$ rises above the reset threshold or is greater than $V_{BATT}$ , OUT connects to $V_{CC}$ . When $V_{CC}$ falls below $V_{RST}$ and $V_{BATT}$ , OUT connects to BATT. There is a typical $V_{TRU}$ - $V_{TRD}$ hysteresis associated with the switching between $V_{CC}$ and BATT if BATT < $V_{RST}$ and typically $V_{HYST}$ of hysteresis if BATT > $V_{RST}$ . Connect at least a 0.1 $\mu$ F capacitor from OUT to ground (GND). Switching from $V_{CC}$ to BATT uses a break-before-make switch; a capacitor from OUT to GND prevents loss of power needed for clock data and RAM during switchover. #### **Oscillator Start Time** The MAX6909/MAX6910 oscillator typically takes 100ms to settle to its optimum operating power level after start-up. To ensure the oscillator is operating, the system software should validate this by reading the seconds register. Any reading with more than 0s, from the POR value of 0s, is a validation that the oscillator is operating. #### **Power-On Reset (POR)** The MAX6909/MAX6910 contain an integral POR circuit that ensures all registers are reset to a known state on power-up. On initial power-up, once Vout rises above 0.75V (typ), the POR circuit releases the registers for normal operation. Should Vout dip to less than 1.5V (typ), the contents of the MAX6909/MAX6910 registers can no longer be guaranteed. Table 5. MAX6910 I/O and IC Sections Powered from VCC and BATT | DESCRIPTION | PIN | PIN NAME | POWER = VCC | V <sub>CC</sub> <<br>V <sub>RST</sub> | V <sub>CC</sub> < V <sub>RST</sub><br>COMMENTS | COMMENTS | |-----------------------------------------------------------------------------|---------|--------------|-------------|---------------------------------------|------------------------------------------------|--------------------------| | Crystal Oscillator I/O | 9 | X1 | Enabled | Enabled | | | | Crystal Oscillator I/O | 10 | X2 | Enabled | Enabled | | | | Backup Power-Supply Input | 1 | BATT | N/A | N/A | | Power pin | | OUT (> of V <sub>CC</sub> or BATT if V <sub>CC</sub> < V <sub>RESET</sub> ) | 2 | OUT | N/A | N/A | | Power output<br>pin | | Manual Reset Input | 6 | MR | Enabled | Disabled | Input ignored | | | Battery-On Output | 3 | BATT ON | Enabled | Enabled | | | | Watchdog Input | 7 | WDI | Enabled | Disabled | Input ignored | | | Chip-Enable Input | 4 | <u>CE IN</u> | Enabled | Disabled | Input ignored | | | Power-Fail Input | 5 | PFI | Enabled | Disabled | Input ignored | | | Ground | 8 | GND | N/A | N/A | | Power pin | | Active Low, Open-Drain Reset Output (-OD) | 18 | RESET | Enabled | Enabled | Pulled low | | | Active High, Push/Pull Reset Output | 19 | RESET | Enabled | Enabled | Pulled to V <sub>CC</sub> | | | Chip-Enable Output | 17 | CE OUT | Enabled | Disabled | Pulled to OUT | | | Power-Fail Output | 16 | PFO | Enabled | Enabled | Pulled low | | | Alarm Output | 14 | ALM | Enabled | Enabled | | | | Piezo Output | 15 | PZT | Enabled | Disabled | High impedance | | | Crystal-Fail Output | 11 | CX FAIL | Enabled | Enabled | | | | 2-Wire Bus Data I/O | 12 | SDA | Enabled | Disabled | | | | 2-Wire Bus Clock | 13 | SCL | Enabled | Disabled | | | | Main Power-Supply Input | 20 | Vcc | N/A | N/A | | Power pin | | Trickle Charge | 1 to 20 | | Enabled | Disabled | | | | FEATURES | | | | | | | | Crystal Oscillator | | | Enabled | Enabled | | Supply = OUT | | RAM | | | Enabled | Enabled | | Supply = OUT | | Timekeeping Registers | | | Enabled | Enabled | | Supply = OUT | | Control Registers | | | Enabled | Enabled | | Supply = OUT | | Crystal Fail Detect | | | Enabled | Enabled | | Supply = OUT | | Alarm Registers | | | Enabled | Enabled | | Supply = OUT | | Power-Fail Comparator | | | Enabled | Enabled | Disabled in BATT | Supply = OUT | | RESET Comparator | | | Enabled | Enabled | | Supply = VCC | | Watchdog Timer | | | Enabled | Disabled | | Supply = OUT | | Internal Reference | | | Enabled | Enabled | | Supply = V <sub>CC</sub> | | Power Switchover | | | Enabled | Enabled | | Supply = V <sub>CC</sub> | | CE Circuitry | | | Enabled | Disabled | | Supply = OUT | | Piezo Dividers/Select Register | | | Enabled | Enabled | | Supply = OUT | | Trickle Charge | | | Enabled | Disabled | | Supply = OUT | #### **Alarm Generation Registers** The alarm function generates an ALARM when the contents of the SEC, MIN, HR, DATE, MONTH, DAY, or YEAR registers match the respective alarm threshold registers. Also, the generation of the ALARM is programmable through the alarm configuration register. The alarm configuration register can be written to with an address of 94H or it can be read with an address of 95H. The alarm configuration register definition is shown in Figure 5 (register address definition). Placing a 1 in the appropriate bit enables the ALM and the alarm out status bit when the selected alarm threshold register contents match the respective timekeeping register contents. For example, writing 0000 0001 to the alarm configuration register causes the alarm pin to get triggered every minute (each time the contents of the seconds timekeeping register match the contents of the seconds alarm threshold register). Writing 0000 0010 causes the alarm to go on every hour (each time the contents of the minutes timekeeping register match the contents of the minutes alarm threshold register). Writing a 0100 1111 to the alarm configuration register, therefore, causes the alarm to be triggered on a specific second, of a specific minute, of a specific hour, of a specific date, of a specific year. The alarm output stays low until it is "cleared" by reading or writing to the alarm configuration register or by reading or writing to any of the alarm threshold registers. #### **Minutes Register (Alarm Out Status)** An alarm out status bit is available if it is desired to use the alarm function $\underline{as\ a}$ polled alarm instead of connecting directly to the $\overline{ALM}$ output pin. Bit D7 in the minutes timekeeping register contains the status of the $\overline{ALM}$ output with a 1 indicating the alarm function has triggered and zero indicating no triggered alarm. #### Manual Reset Input Many microprocessor-based products require manual-reset capability, allowing the operator, a test technician, or external logic circuitry to initiate a reset. With the MAX6909/MAX6910, a logic low on $\overline{\text{MR}}$ asserts reset. Reset remains asserted while $\overline{\text{MR}}$ is low, and for tRP (Figure 7) after it returns high. $\overline{\text{MR}}$ has an internal pullup resistor of typically $50\text{k}\Omega$ , so it can be left open if it is not used. Internal debounce circuitry requires a minimum low time on the $\overline{\text{MR}}$ input of 1µs with 100ns (typ) minimum glitch immunity. Figure 7. Manual Reset Timing #### **Reset Outputs** A $\mu P$ 's reset input starts the $\mu P$ in a known state. When RESET and RESET are active, all control inputs (MR, WDI, CE IN, and the 2-wire interface) are disabled. The MAX6909/MAX6910 µP supervisory circuit asserts a reset to prevent code-execution errors during power-up, power-down, and brownout conditions. RESET, opendrain active low, and RESET (push-pull active high) are guaranteed to be active for OV < V<sub>CC</sub> < V<sub>RST</sub>, provided Vout is greater than 1V. Once Vcc exceeds the reset threshold, an internal timer keeps RESET and RESET active for the reset timeout period (tRP); after this interval, RESET becomes inactive (high) and RESET becomes inactive (low). If a brownout condition occurs (VCC dips below the reset threshold), RESET and RESET become active. Each time RESET and RESET are asserted, they are held active for the reset timeout period. The MAX69\_ \_EO30 is optimized to monitor $3.0V \pm 10\%$ power supplies. Except when $\overline{\text{MR}}$ is asserted, reset does not occur until V<sub>CC</sub> falls below 2.7V (3.0V - 10%), but is guaranteed to occur before the power supply falls below +2.5V. The MAX69\_ \_EO33 is optimized to monitor 3.3V $\pm 10\%$ power supplies. Except when $\overline{\text{MR}}$ is asserted, reset does not occur until V<sub>CC</sub> falls below 3.0V (3.0V is just above 3.3V - 10%), but is guaranteed to occur before the power supply falls below 2.8V. See the Maximum Transient Duration vs. Reset Comparator Overdrive graph in the *Typical Operating Characteristics*. #### Negative-Going VCC Transients The MAX6909/MAX6910 are relatively immune to short-duration negative transients (glitches) while issuing resets to the $\mu P$ during power-up, power-down, and brownout conditions. Therefore, resetting the $\mu P$ when V<sub>CC</sub> experiences only small glitches is usually not recommended. Maximum transient duration vs. reset comparator overdrive (see the Typical Operating Characteristics) shows the maximum pulse period that can occur on VCC for which reset pulses are NOT generated. The graph was produced using negative-going VCC pulses, starting at 3.6V and ending below the reset threshold by the magnitude indicated (reset comparator overdrive). The graph shows the typical maximum pulse width a negative-going VCC transient can have without causing a reset. As the amplitude of the transient increases (i.e., goes farther below the reset threshold), the maximum allowable pulse width decreases. Typically, a VCC transient that goes 60mV below the reset threshold and lasts for 60µs or less does not cause a reset pulse to be issued. A capacitor of at least 0.1µF mounted close to the V<sub>CC</sub> pin provides additional transient immunity. #### Interfacing to Microprocessors with Bidirectional Reset Pins Microprocessors with bidirectional reset pins, such as the Motorola 68HC11 series, can contend with the MAX6909/MAX6910 RESET or RESET outputs. If, for example, the RESET output is driven high and the $\mu P$ wants to pull it low, indeterminate logic levels may result. To correct this, connect a 4.7k $\Omega$ resistor between the RESET output and the $\mu P$ reset I/O as shown in Figure 8. Buffer the RESET output to other system components. The positive voltage supply for the RESET pin is VCC. If VCC drops, then so does the VOH of this pin. #### **Battery-On Output** The battery-on output, $\overline{BATT}$ ON, is an open-drain output indicator of when the MAX6909/MAX6910 are powered from the backup battery input, BATT. When VCC falls below the reset threshold, VRST, and below VBATT, OUT switches from VCC to BATT and $\overline{BATT}$ ON is asserted. When VCC rises above VBATT or the reset threshold, VRST, OUT reconnects to VCC and $\overline{BATT}$ ON is deasserted. #### **Watchdog Input** In the MAX6909/MAX6910, the watchdog circuit monitors the µP's activity. Data bit D4 in the configuration register controls the selection of the watchdog timeout period. The power-up default is 1.6s (D4 = 0). If D4 is set to 1, then the watchdog timeout period is changed to 200ms. Data bit D7 in the configuration register is the watchdog enable function. A logic 0 disables the watchdog function and a logic 1 enables the watchdog function. The power-on reset state of WD EN is logic 0, meaning the watchdog function is disabled. When D4 is set to 1, the first watchdog timeout period following a reset cycle is always 1.6s and reverts to 200ms after the first WDI transition. This is to allow the µP to recover after a RESET interrupt. If the µP does not toggle the WDI within the register-selectable watchdog timeout period, RESET and RESET are asserted for 200ms. At the same time, bits D4 and D7 in the configuration register are reset. These bits have to be rewritten to enable the watchdog and short timeout function again. While RESET and RESET are asserted, all control inputs to the MAX6909/MAX6910 are disabled (MR, CE IN, WDI, and the 2-wire interface). Figure 9 shows the watchdog timing relationship. Figure 8. Interfacing to Microprocessors with Bidirectional Reset I/O Figure 9. Watchdog Timing Relationship Figure 10. Watchdog Flow Diagram #### Watchdog Software Considerations There is a way to help the watchdog-timer monitor software execution more closely, which involves setting and resetting the watchdog input at different points in the program rather than "pulsing" the watchdog input high-low-high or low-high-low. This technique avoids a "stuck" loop, in which the watchdog timer continues to be reset within the loop, keeping the watchdog from timing out. Figure 10 shows an example of how the I/O driving the watchdog input is set high at the beginning of the program, set low at the beginning of every subroutine or loop, then set high again when the program returns to the beginning. If the program should "hang" in any subroutine, the problem would quickly be corrected since the I/O is continually set low and the watchdog timer is allowed to time out, causing a reset to be issued. #### **Chip-Enable Signal Gating** Internal gating of chip-enable (CE) signals prevents erroneous data from corrupting CMOS RAM in the event of an undervoltage condition. The MAX6909/MAX6910 use a transmission gate from $\overline{\text{CE IN}}$ to $\overline{\text{CE OUT}}$ . During normal operation (reset not asserted), the transmission gate is enabled and passes all CE transitions. When reset is asserted, this path becomes disabled, preventing erroneous data from corrupting the CMOS RAM. The short CE propagation delay from $\overline{\text{CE IN}}$ to $\overline{\text{CE OUT}}$ enables the MAX6909/MAX6910 to be used with most microprocessors. If $\overline{\text{CE IN}}$ is low when reset asserts, $\overline{\text{CE OUT}}$ remains low for typically tRCE to permit completion of the current write cycle. Figure 11 shows the chip-enable transmission gate. Figure 11. Chip-Enable Transmission Gate #### Chip-Enable Input The CE transmission gate is disabled and CE IN is high impedance (disabled mode) while reset is asserted. During a power-down sequence when V<sub>CC</sub> goes below the reset threshold, the CE transmission gate disables, and CE IN immediately becomes high impedance if the voltage at CE IN is a logic high. If CE IN is logic low when reset asserts, the CE transmission gate disables at the moment $\overline{\text{CE IN}}$ goes high or $t_{\text{RCE}}$ after reset asserts (tRCE), whichever occurs first (Figure 12). This permits the current write cycle to complete during power-down. The CE transmission gate remains disabled and CE IN remains high impedance (regardless of $\overline{CE}$ IN activity) for (t<sub>RP</sub>), the reset timeout period any time a reset is generated. While disabled, CE IN is high impedance. When the CE transmission gate is enabled, the impedance of CE IN appears as a load in series with the load at CE OUT. The propagation delay through the CE transmission gate depends on V<sub>CC</sub>, the source impedance of the driver connected to $\overline{\text{CE IN}}$ , and the loading on $\overline{\text{CE OUT}}$ . The CE propagation delay is measured from the 50% point on $\overline{\text{CE IN}}$ to the 50% point on $\overline{\text{CE OUT}}$ using a 50 $\Omega$ driver and 10pF of load capacitance (Figure 14), and is typically 5ns. For minimum propagation delay, minimize the capacitive load at $\overline{\text{CE OUT}}$ , and use a low-output-impedance driver. #### Chip-Enable Output When the CE transmission gate is enabled, the impedance of CE OUT is equivalent to a resistor in series with the source driving CE IN. In the disabled mode, the transmission gate is off and an active pullup connects CE OUT to OUT (Figure 12). This pullup turns off when the transmission gate is enabled. Figure 12. Chip-Enable Timing Figure 13. Chip-Enable Timing Including $\overline{MR}$ #### **Power-Fail Comparator** The MAX6909/MAX6910 PFI is compared to an internal reference. If the PFI voltage is less than the power-fail threshold (VPFT), PFO goes low. The power-fail comparator is intended for use as an undervoltage detector to signal a failing power supply and can monitor either positive or negative supplies using a voltage-divider to PFI (Figure 26). However, the comparator does not need to be dedicated to this function because it is completely separate from the rest of the circuitry. Any time $V_{CC} < V_{RST}$ , $\overline{PFO}$ is forced low, regardless of the state of PFI. Any time $V_{CC} > V_{RST}$ and $\overline{RESET}$ is active low (during the reset timeout period), $\overline{PFO}$ is forced high, regardless of the state of PFI. If the comparator is unused, connect PFI to $V_{CC}$ and leave $\overline{PFO}$ floating. Figure 15 shows PFI and $\overline{PFO}$ timing. Figure 14. CE Propagation-Delay Test Circuit Figure 15. PFI and PFO Timing #### Piezo Transducer Output Drive The push-pull, piezo transducer drive output, PZT, is selectable through the configuration register for frequencies of 1.024kHz, 2.048kHz, 4.096kHz, or 8.192kHz (Table 6). Bits D0 and D1 control which frequency outputs to PZT. If in battery backup mode (when VCC falls below the reset threshold and below VBATT), the PZT output is disabled to high impedance to prevent battery drain from the backup battery on the BATT pin. Table 7 lists the piezo transducer control bits. Bit D3, the PZT SEL bit, selects whether the $\overline{ALM}$ , alarm output, controls when the selected PZT frequency is gated to PZT or whether control is given to the PZT CNTL bit, bit D2. If D3 = 1, then the $\overline{ALM}$ controls gating of the selected PZT frequency to PZT. When the alarm is triggered, the selected frequency stays on PZT until the alarm is cleared by writing to or reading from the alarm configuration register. If D3 = 0, then the PZT CNTL bit, D2, determines when and for how long the selected frequency appears at PZT. Bit D2, the PZT CNTL bit, controls whether the selected frequency is gated to PZT, provided D3 = 0. D2 = 1 gates the selected frequency (PZT remains low). Anytime a frequency is selected to be gated through to the PZT output, it is modulated by a 1Hz square wave. The PZT output then turns on for 0.5s and off for 0.5s. Since the human ear is particularly sensitive to changes in condition, switching a sound on and off makes it more noticeable than a continuous sound of the same frequency. The PZT output swings between V<sub>CC</sub> and GND through the output stage's on-resistance, R<sub>OUT\_PZT</sub>. To allow flexibility of the PZT output to work with many different types of piezo buzzers, R<sub>OUT\_PZT</sub> is designed to be as low as practical. To minimize peak currents into the piezo buzzer, an external current-limiting resistor Rs may be required. Ipeak is now equal to V<sub>CC</sub> / (Rs + R<sub>OUT\_PZT</sub>). Rs can be adjusted to reduce the sound amplitude from the external piezo buzzer. The value of Rs varies for each application and should be chosen at the prototype design stage with the piezo buzzer installed in a cavity approximating its final housing. The typical value of R<sub>OUT\_PZT</sub> is calculated from V<sub>OUT</sub> / I<sub>PZT</sub>, where I<sub>PZT</sub> is the average of the sink and source currents. Figure 16 is the piezo transducer functional diagram. ## **Table 6. Piezo Transducer Selectable Frequencies** | D1<br>(PZT FREQ) | D0<br>(PZT FREQ) | PZT TYPICAL<br>FREQUENCY (kHz) | | | |------------------|------------------|--------------------------------|--|--| | 0 | 0 | 1.024 | | | | 0 | 1 | 2.048 | | | | 1 | 0 | 4.096 | | | | 1 | 1 | 8.19 | | | Figure 16. Piezo Transducer Functional Diagram #### **Table 7. Piezo Transducer Control Bits** | D3<br>(PZT SEL) | D2<br>(PZT CNTL) | CONDITION | PZT | | |-----------------|------------------|--------------------------------------------------------------------------------------------------|--------------------|--| | 0 | 0 | PZT CNTL bit, D2, has control | Low | | | 0 | 1 | PZT CNTL bit, D2, has control | Selected frequency | | | 1 | 0 | ALM has control, D2 is ignored; assume alarm triggered | Selected frequency | | | 1 | 1 | ALM has control, D2 is ignored; assume alarm cleared by reading the alarm configuration register | Low | | Figure 17. 2-Wire Bus Timing Diagram Figure 18. Timeout Simplified Functional Diagram #### **Crystal-Fail Output** The open-drain, crystal-fail output, $\overline{CX}$ FAIL, alerts the user when the 32.768kHz crystal has failed due to a loss of 30 contiguous cycles, typical, of the 32.768kHz clock. If $\overline{CX}$ FAIL enable (D7) in the alarm configuration register is set to 1, then the crystal-fail detect circuit is enabled; if D7 = 0, the crystal-fail detect circuit is disabled. When CX FAIL, D7 in the CX status register is 1, a crystal failure has been detected and CX FAIL, open-drain output, goes low. The CX FAIL output and the CX FAIL bit in the CX status register are both cleared by reading to the CX status register. #### **Test Configuration Register** This is a read-only register. #### 2-Wire Interface The MAX6909/MAX6910 use a bidirectional 2-wire serial interface. The two lines are SDA and SCL. Both lines must be connected to a positive supply through individual pullup resistors. Data transfers can only be initiated when the bus is not busy (both SDA and SCL are high). When $V_{CC}$ is less than $V_{RST}$ , communication with the serial bus is terminated and inactive to prevent erro- neous communication from the microprocessor. Figure 17 is the 2-wire bus timing diagram. #### **Timeout Feature** The purpose of the bus timeout is to reset the serial bus interface and change the SDA line from an output to an input, which releases the SDA line from being held low. This is necessary when the MAX6909/MAX6910 are transmitting data and become stuck at logic low. If the SDA line is stuck low, any other device on the bus is not able to communicate. The logic above, shown in Figure 18, is intended to illustrate the timeout feature. If an I<sup>2</sup>C transaction takes more than 1s (minimum timout period). a timeout condition occurs. When a timeout condition is observed, the I2C interface resets to the IDLE state and waits for a new I<sup>2</sup>C transaction. In order to complete the 31-byte burst read/write from the RAM before an I2C timeout, the minimum SCL frequency must be 0.32kHz. A valid start condition sets Time\_Out\_CLR = 1 and the counting begins. A valid stop condition returns Time Out CLR = 0 and disables the up/down counter. Figure 19 shows the normal 2-wire bus operation. Figure 20 illustrates what happens when the SDA line is stuck low for two clock cycles of $1Hz\_CLK$ during a valid bus transaction. Depending on when the actual valid bus transaction begins relative to the 1Hz CLK, the timeout period is either t1 = 2s or t2 = 1s. #### Bit Transfer One data bit is transferred for each clock pulse. The data on SDA must remain stable during the high portion of the clock pulse as changes in data during this time are interpreted as control signals (Figure 21). Figure 19. Normal 2-Wire Bus Operation Figure 20. Timeout 2-Wire Bus Operation Figure 21. Bit Transfer Figure 22. START and STOP Conditions #### START and STOP Conditions Both SDA and SCL remain high when the bus is not busy. A high-to-low transition of SDA, while SCL is high, is defined as the START (S) condition. A low-to-high transition of the data line while SCL is high is defined as the STOP (P) condition (Figure 22). #### **Acknowledge** The number of data bytes between the START and STOP conditions for the transmitter and receiver are unlimited. Each 8-bit byte is followed by an acknowledge bit. The acknowledge bit is a high-level signal put on SDA by the transmitter, during which time the master generates an extra acknowledge-related clock pulse. A slave receiver that is addressed must generate an acknowledge after each byte it receives. Also, a master receiver must generate an acknowledge after each byte it receives that has been clocked out of the slave transmitter. The device that acknowledges must pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable low during the high period of the acknowledge clock pulse (setup and hold times must also be met). A master receiver must signal an end of the data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this case, the transmitter must leave SDA high to enable the master to generate a STOP condition. #### **Slave Address Byte** Before any data is transmitted on the bus, the device that should respond is addressed first. The first byte sent after the start (S) procedure is the address byte. The MAX6909/MAX6910 act as a slave transmitter/receiver. Therefore, SCL is only an input clock signal and SDA is a bidirectional data line. The slave address for the MAX6909/MAX6910 is shown in Figure 23. Figure 23. MAX6909/MAX6910 2-Wire Slave Address Byte Figure 24. Address/Command Byte #### **Address/Command Byte** The command byte is shown in Figure 24. The MSB (bit 7) must be a logic 1. If it is zero, writes to the MAX6909/MAX6910 are disabled. Bit 6 specifies clock/calendar data if logic 0 or RAM data if logic 1. Bits 1 through 5 specify the designated registers to be input or output, and the LSB (bit 0) specifies a write operation (input) if logic 0 or a read operation (output) if logic 1. The command byte is always input starting with the MSB (bit 7). #### Reading from the Timekeeping Registers The timekeeping registers (seconds, minutes, hours, date, month, day, and year) can be read either with a single read or a burst read. The century register can only be read with a single read. Since the real-time clock runs continuously and a read takes a finite amount of time, there is the possibility that the clock counters could change during a read operation, thereby reporting inaccurate timekeeping data. In the MAX6909/MAX6910, each clock register's data is buffered by a latch. Clock register data is latched by the 2-wire bus read command (on the falling edge of SCL when the slave acknowledge bit is sent after the address/command byte has been sent by the master to read a timekeeping register). Collision-detection circuitry ensures that this does not happen coincident with a seconds counter update to ensure accurate time data is being read. This avoids time data changes during a read operation. The clock counters continue to count and keep accurate time during the read operation. If single reads are to be used to read each of the timekeeping registers individually, then it is necessary to do some error checking on the receiving end. The potential for error is the case when the seconds counter increments before all the other registers are read out. For example, suppose a carry of 13:59:59 to 14:00:00 occurs during single read operations of the timekeeping registers. Then, the net data could become 14:59:59, which is erroneous real-time data. To prevent this with single-read operations, read the seconds register first (initial seconds) and store this value for future comparison. When the remaining timekeeping registers have been read out, read the seconds register again (final seconds). If the initial seconds value is 59, check that the final seconds value is still 59; if not, repeat the entire single-read process for the timekeeping registers. A comparison of the initial seconds value with the final seconds value can indicate if there was a bus delay problem in reading the timekeeping data (difference should always be 1s or less). Using a 100kHz bus speed, sequential single reads would take under 2.5ms to read all seven of the timekeeping registers, plus a second read of the seconds register. The most accurate way to read the timekeeping registers is to do a burst read. In the burst read, the main timekeeping registers (seconds, minutes, hours, date, month, day, year) and the control register are read sequentially, in the order listed with the seconds register first. They must be all read out as a group of eight registers, with 8 bits each, for proper execution of the burst read function. All seven timekeeping registers are latched upon the receipt of the burst read command. Worst-case errors that can occur between the actual time and the read time is 1s, assuming the entire burst read is done in less than 1s. #### Writing to the Timekeeping Registers The time and date can be set by writing to the timekeeping registers (seconds, minutes, hours, date, month, day, year, and century). To avoid changing the current time by an incomplete write operation, the current time value is buffered from being written directly to the timekeeping registers. The timekeeping registers continue to count, and on the next rising edge of the 1Hz seconds clock, the new data is loaded into the timekeeping registers. The new value will be incremented on the next rising of the 1Hz seconds clock. Collision-detection circuitry ensures that this does not happen coincident with a seconds register update to ensure accurate time data is being written. This avoids time data changes during a write operation. An incomplete write operation aborts the time update procedure and the contents of the input buffer are discarded. If single write operations are to be used to write to each of the timekeeping registers, then error checking is needed. If the seconds register is to be updated, update it first and then read it back and store its value as the initial seconds. Update the remaining timekeeping registers and then read the seconds register again (final seconds). If initial seconds were 59, ensure they are still 59. If initial seconds were not 59, ensure that final seconds are within 1s of initial seconds. If the seconds register is not to be written to, then read the seconds register first and save it as initial seconds. Write to the required timekeeping registers and then read the seconds register again (final seconds). If initial seconds were 59, ensure they are still 59. If initial seconds were not 59, ensure that final seconds are within 1s of initial seconds. Although both single writes and burst writes are possible, the most accurate way to write to the timekeeping registers is to do a burst write. In the burst write, the main timekeeping registers (seconds, minutes, hours, date, month, day, year) and the control register are written to sequentially. They must be all written to as a group of eight registers, with 8 bytes each, for proper execution of the burst write function. All seven timekeeping registers are simultaneously loaded into the input buffer at the end of the 2-wire bus write operation. The worst-case error that can occur between the actual time and the write time update is 1s. Figure 25 shows MAX6909/MAX6910 data transfer. Figure 25. MAX6909/MAX6910 Data Transfer Figure 26. Using the Power-Fail Comparator to Monitor Additional Power Supplies ### Applications Information #### **Monitoring Additional Power Supplies** PFO can be connected to $\overline{\text{MR}}$ so that a low voltage on PFI activates $\overline{\text{RESET}}$ and $\overline{\text{RESET}}$ (Figure 26). In this configuration, when the monitored voltage causes PFI to fall below VPFT, $\overline{\text{PFO}}$ pulls $\overline{\text{MR}}$ low, causing a reset to be asserted. A 200ms reset is generated, during which $\overline{\text{PFO}}$ is forced high and $\overline{\text{MR}}$ is released. At the end of the 200ms reset, the power-fail comparator reflects the state of PFI, which if below VPFT, causes another reset. #### Adding Hysteresis to the Power-Fail Comparator The power-fail comparator has a typical input hysteresis of 30mV. This is sufficient for most applications where a power-supply line is being monitored through an external voltage-divider supply (Figure 27). If additional noise margin is desired, connect a resistor between PFO and PFI (Figure 27(a)). Select the ratio of R1 and R2 such that PFI sees VPFT when VIN falls to its trip point (VTRIP). R3 adds the additional hysteresis and should typically be more than 10 times the value of R1 or R2. The hysteresis window extends both above (VH) and below (VI) the original trip point (VTRIP). Figure 27. Adding Hysteresis to the Power-Fail Comparator Connecting an ordinary signal diode in series with R3 (Figure 27(b)) causes the lower trip point (VL) to coincide with the trip point without hysteresis (VTRIP), so that the entire hysteresis window occurs above VTRIP. This method provides additional noise margin without compromising the accuracy of the power-fail threshold when the monitored voltage is falling. It is useful for accurately detecting when a voltage falls past a threshold. The current through R1 and R2 should be at least 1µA to ensure that the 100nA (max over temperature) PFI input current does not shift the trip point. R3 should be larger than $82k\Omega$ so it does not load down the PFO pin. Capacitor C1 is optional and adds noise rejection. ### **Early Power-Fail Warning** Using the PFI Input Critical systems often require an early warning indicating that power is failing. This warning provides time for the µP to store vital data and take care of any additional "housekeeping" functions before the power supply gets too far out of tolerance for the µP to operate reliably. If access to the unregulated supply is feasible, the power-fail comparator input (PFI) can be connected to the unregulated supply through a voltage-divider, with the power-fail comparator output (PFO) providing the nonmaskable interrupt (NMI) to the µP (Figure 28). Figure 28. Using the Power-Fail Comparator to Generate a Power-Fail Warning ### **Selector Guide** | PART | RESET THRESHOLD (TYP) | TRICKLE<br>CHARGER | | | |-------------|-----------------------|--------------------|--|--| | MAX6909EO30 | 2.63 | No | | | | MAX6909EO33 | 2.93 | No | | | | MAX6910EO30 | 2.63 | Yes | | | | MAX6910EO33 | 2.93 | Yes | | | ## \_Pin Configuration **Chip Information** TRANSISTOR COUNT: 35,267 PROCESS: BICMOS ### **Typical Operating Circuit** ### **Package Information** (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.) | | INCHES | | MILLIMETERS | | | | |-----|----------------|-------|-------------|-------|--|--| | DIM | MIN | MAX | MIN | MAX | | | | Α | .061 | .068 | 1.55 | 1.73 | | | | A1 | .004 | .0098 | 0.102 | 0.249 | | | | A2 | .055 | .061 | 1.40 | 1.55 | | | | В | .008 | .012 | 0.20 | 0.30 | | | | С | .0075 | .0098 | 0.191 | 0.249 | | | | D | SEE VARIATIONS | | | | | | | E | .150 .157 | | 3.81 | 3.99 | | | | е | .025 | BSC | 0.635 BSC | | | | | Н | .230 | .244 | 5.84 | 6.20 | | | | h | .010 | .016 | 0.25 | 0.41 | | | | L | .016 | .035 | 0.41 | 0.89 | | | | N | SEE VARIATIONS | | | | | | | α | 0° | 8* | 0* | 8* | | | #### VARIATIONS: | | INCHE | S | MILLIM | | | | |---|-------|-------|--------|-------|----|----| | | MIN. | MAX. | MIN. | MAX. | N | | | D | .189 | .196 | 4.80 | 4.98 | 16 | ΑB | | S | .0020 | .0070 | 0.05 | 0.18 | | | | D | .337 | .344 | 8.56 | 8.74 | 20 | ΑD | | S | .0500 | .0550 | 1.270 | 1.397 | | | | D | .337 | .344 | 8.56 | 8.74 | 24 | ΑE | | S | .0250 | .0300 | 0.635 | 0.762 | | | | D | .386 | .393 | 9.80 | 9.98 | 28 | ΑF | | S | .0250 | .0300 | 0.635 | 0.762 | | | #### NOTES: - 1). D & E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. 2). MOLD FLASH OR PROTRUSIONS NOT TO EXCEED .006" PER SIDE. 3). CONTROLLING DIMENSIONS: INCHES. - 4). MEETS JEDEC MO137. PACKAGE OUTLINE, QSOP .150", .025" LEAD PITCH DOCUMENT CONTROL NO. 21-0055 Ε Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.