# MOSFET – Power, Dual, N-Channel, Power Trench, Power Clip, Asymmetric 25 V #### **Features** - Small Footprint (5x6mm) for Compact Design - Low R<sub>DS(on)</sub> to Minimize Conduction Losses - Low Q<sub>G</sub> and Capacitance to Minimize Driver Losses - These are Pb-free, Halogen Free / BFR Free and are RoHS Compliant #### **Typical Applications** - DC-DC Converters - System Voltage Rails ## **MAXIMUM RATINGS** ( $T_J = 25^{\circ}C$ unless otherwise stated) | | · - | | 1 | , | ı — | | |----------------------------------------------------------------------------------------------------------|----------------------|---------------------------|----------------|-------|-------|----| | Paran | Sym-<br>bol | Q1 | Q2 | Unit | | | | Drain-to-Source Voltag | $V_{DSS}$ | 25 | 25 | V | | | | Gate-to-Source Voltag | V <sub>GS</sub> | +16V<br>-12V | +16V<br>-12V | ٧ | | | | Continuous Drain Cur- | Steady | T <sub>C</sub> = 25°C | I <sub>D</sub> | 74 | 155 | Α | | rent R <sub>θJC</sub> (Note 3) | State | T <sub>C</sub> = 85°C | | 53 | 112 | | | Power Dissipation $R_{\theta JC}$ (Note 3) | | T <sub>A</sub> = 25°C | P <sub>D</sub> | 25 | 41 | W | | Continuous Drain Cur- | Steady | T <sub>A</sub> = 25°C | I <sub>D</sub> | 20 | 36 | Α | | rent R <sub>θJA</sub> (Notes 1, 3) | State | T <sub>A</sub> = 85°C | | 14 | 26 | | | Power Dissipation $R_{\theta JA}$ (Notes 1, 3) | | T <sub>A</sub> = 25°C | P <sub>D</sub> | 2.1 | 2.3 | W | | Continuous Drain Cur- | Steady | T <sub>A</sub> = 25°C | I <sub>D</sub> | 13 | 24 | Α | | rent $R_{\theta JA}$ (Notes 2, 3) | State | T <sub>A</sub> = 85°C | | 10 | 17 | | | Power Dissipation $R_{\theta JA}$ (Notes 2, 3) | | T <sub>A</sub> = 25°C | P <sub>D</sub> | 0.96 | 1.0 | W | | Pulsed Drain Current | T <sub>A</sub> = 25° | C, t <sub>p</sub> = 10 μs | $I_{DM}$ | 325 | 552 | Α | | Single Pulse Drain-to-S<br>Energy Q1: I <sub>L</sub> = 9.4 A <sub>L</sub><br>Q2: I <sub>L</sub> = 20.1 A | E <sub>AS</sub> | 134 | 604 | mJ | | | | Operating Junction and Storage Temperature Range | | | | –55 t | o 150 | °C | | Lead Temperature Soldering Reflow for Soldering Purposes (1/8" from case for 10 s) | | | | 26 | 60 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. #### ON Semiconductor® #### www.onsemi.com | FET | V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> MAX | I <sub>D</sub> MAX | |-----|----------------------|-------------------------|--------------------| | 01 | 3.3 mΩ @ 10 V | | 74 A | | Q1 | 25 V | 4.2 mΩ @ 4.5 V | /4 A | | 00 | 25 V | 1.1 mΩ @ 10 V | 155 A | | Q2 | 25 V | 1.33 mΩ @ 4.5 V | 100 A | PQFN8 POWER CLIP CASE 483AR #### **MARKING DIAGRAM** O 2EKN AYWWZZ 2EKN = Specific Device Code A = Assembly Location Y = Year WW = Work Week ZZ = Assembly Lot Code ## ELECTRICAL CONNECTION #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |----------------|--------------------|-----------------------| | NTMFD1D4N02P1E | PQFN8<br>(Pb-Free) | 3000 / Tape &<br>Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. **Table 1. THERMAL RESISTANCE RATINGS** | Parameter | Symbol | Q1 Max | Q2 Max | Units | |------------------------------------------------|-----------------|--------|--------|-------| | Junction-to-Case - Steady State (Note 1, 3) | $R_{\theta JC}$ | 4.4 | 2.9 | °C/W | | Junction-to-Ambient - Steady State (Note 1, 3) | $R_{\theta JA}$ | 60 | 55 | | | Junction-to-Ambient - Steady State (Note 2, 3) | $R_{\theta JA}$ | 130 | 120 | | - 1. Surface-mounted on FR4 board using 1 in<sup>2</sup> pad size, 2 oz Cu pad. - 2. Surface-mounted on FR4 board using minimum pad size, 2 oz Cu pad. - The entire application environment impacts the thermal resistance values shown. They are not constants and are only valid for the particular conditions noted. Actual continuous current will be limited by thermal & electro–mechanical application board design. R<sub>θCA</sub> is determined by the user's board design. - by the user's board design. 4. Q1 100% UIS tested at L = 0.1 mH, I<sub>AS</sub> = 16.5 A. Q2 100% UIS tested at L = 0.1 mH, I<sub>AS</sub> = 36 A. Table 2. ELECTRICAL CHARACTERISTICS (T = 25°C unless otherwise stated) | Parameter | Symbol | Test Condition | FET | Min | Тур | Max | Unit | |-----------------------------------|-----------------------------------------------|----------------------------------------------------------------------------|-----|------|------|------|-------| | OFF CHARACTERISTICS | | | | | | | - | | Drain-to-Source Breakdown Voltage | V <sub>(BR)DSS</sub> | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$ | Q1 | 25 | | | V | | Drain-to-Source Breakdown Voltage | V <sub>(BR)DSS</sub> | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 1 mA | Q2 | 25 | | | V | | Drain-to-Source Breakdown Voltage | V <sub>(BR)DSS</sub> / | BR <u>)</u> DSS / I <sub>D</sub> = 250 μA, ref to 25°C | | | 16 | | mV/°C | | Temperature Coefficient | TJ | I <sub>D</sub> = 1 mA, ref to 25°C | Q2 | | 19 | | 1 | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | $V_{GS} = 0 \text{ V}, V_{DS} = 20 \text{ V}$ $T_{J} = 25^{\circ}\text{C}$ | Q1 | | | 10 | μΑ | | | | | Q2 | | | 10 | | | Gate-to-Source Leakage Current | I <sub>GSS</sub> | $V_{DS} = 0 \text{ V}, V_{GS} = +16 \text{ V} / -12 \text{ V}$ | Q1 | | | ±100 | nA | | | | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = +16 V / -12 V | Q2 | | | ±100 | 1 | | ON CHARACTERISTICS (Note 5) | • | | | | | • | | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}, I_D = 250 \mu A$ | Q1 | 1.2 | 1.54 | 2.0 | V | | | | V <sub>GS</sub> = V <sub>DS</sub> , I <sub>D</sub> = 800 μA | Q2 | 1.2 | 1.55 | 2.0 | 1 | | Threshold Temperature Coefficient | $V_{GS,(TH)}$ $I_D = 250 \mu A$ , ref to 25°C | | Q1 | | -4.3 | | mV/°C | | | /T <sub>J</sub> | I <sub>D</sub> = 800 μA, ref to 25°C | Q2 | | -4.4 | | 7 | | Drain-to-Source On Resistance | R <sub>DS(on)</sub> | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 20 A | Q1 | | 2.6 | 3.3 | mΩ | | | | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 18 A | 1 | | 3.4 | 4.2 | ヿ | | | | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 37 A | Q2 | 0.81 | 1.1 | 1 | | | | | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 33 A | 1 | | 1.04 | 1.33 | 1 | | Forward Transconductance | 9FS | V <sub>DS</sub> = 5 V, I <sub>D</sub> = 20 A | Q1 | | 125 | | | | | | V <sub>DS</sub> = 5 V, I <sub>D</sub> = 37 A | Q2 | | 285 | | | | Gate Resistance | $R_{G}$ | T <sub>A</sub> = 25°C | Q1 | | 0.44 | | Ω | | | | | Q2 | | 0.6 | | 1 | | CHARGES & CAPACITANCES | | | | | | | | | Input Capacitance | C <sub>ISS</sub> | | Q1 | | 1180 | | pF | | | | | Q2 | | 3603 | | | | Output Capacitance | C <sub>OSS</sub> | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | Q1 | | 320 | | pF | | | | $V_{GS} = 0 \text{ V}, V_{DS} = 13 \text{ V}, f = 1 \text{ MHz}$ | Q2 | | 940 | | 1 | | Reverse Capacitance | C <sub>RSS</sub> | | Q1 | | 22 | | pF | | | | | Q2 | | 64 | | 1 | - 5. Pulse Test: pulse width $\leq 300~\mu\text{s},$ duty cycle $\leq 2\%$ - 6. Switching characteristics are independent of operating junction temperatures Table 2. ELECTRICAL CHARACTERISTICS (T. = 25°C unless otherwise stated) | Parameter | Symbol | Test Condi | tion | FET | Min | Тур | Max | Unit | |---------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----|------|------|-----|------| | CHARGES & CAPACITANCES | • | | | | | • | | | | Total Gate Charge | Q <sub>G(TOT)</sub> | | | Q1 | | 7.2 | | nC | | | | | | Q2 | | 21.5 | | | | Gate-to-Drain Charge | $Q_{GD}$ | Q1: V <sub>GS</sub> = 4.5V, V <sub>DS</sub> = 13V, I <sub>D</sub> = 20A<br>Q2: V <sub>GS</sub> = 4.5V, V <sub>DS</sub> = 13V, I <sub>D</sub> = 37A | | Q1 | | 1.35 | | nC | | | | | | Q2 | | 3.9 | | | | Gate-to-Source Charge | $Q_{GS}$ | | | Q1 | | 3.15 | | nC | | | | | | Q2 | | 9.1 | | | | Total Gate Charge | $Q_{G(TOT)}$ | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 13 V, I <sub>D</sub> = 20 A | | Q1 | | 16.4 | | nC | | | | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 13 | V, I <sub>D</sub> = 37 A | Q2 | | 48.6 | | | | SWITCHING CHARACTERISTICS | , VGS = 4.5 V (No | ote 6) | | | | | | | | Turn-On Delay Time | t <sub>d(ON)</sub> | | | Q1 | | 11.6 | | ns | | | | | | | | 21.4 | | 1 | | Rise Time | t <sub>r(ON)</sub> | | | Q1 | | 2.7 | | ns | | | | V <sub>GS</sub> = 4.5 V | | Q2 | | 8.7 | | | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | Q1: $I_D = 20 \text{ A}$ , $V_{DD} = 13 \text{ V}$ , $R_G = 6\Omega$<br>Q2: $I_D = 37 \text{ A}$ , $V_{DD} = 13 \text{ V}$ , $R_G = 6\Omega$ | | Q1 | | 15.6 | | ns | | | | | Q2 | | 30.7 | | | | | Fall Time | t <sub>f</sub> | | | Q1 | | 3.2 | | ns | | | | | | Q2 | | 8.5 | | | | SWITCHING CHARACTERISTICS | , VGS = 10 V (No | te 6) | | | | | | | | Turn-On Delay Time | t <sub>d(ON)</sub> | | | Q1 | | 7.9 | | ns | | | | | | Q2 | | 10.2 | | | | Rise Time | t <sub>r(ON)</sub> | | | Q1 | | 1.1 | | ns | | | | V <sub>GS</sub> = 10 V | 2. V.D. 20 | Q2 | | 3.3 | | | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | Q1: $I_D = 20 \text{ A}, V_{DD} = 13 \text{ Q2: } I_D = 37 \text{ A}, V_{DD} = 13 \text{ A}$ | | Q1 | | 21.3 | | ns | | | | Q | , | Q2 | | 48.9 | | | | Fall Time | t <sub>f</sub> | | | Q1 | | 2.2 | | ns | | | | | | Q2 | | 7.4 | | | | SOURCE-TO-DRAIN DIODE CH | ARACTERISTICS | i | | | | | | | | Forward Diode Voltage | V <sub>SD</sub> | $V_{GS} = 0 \text{ V}, I_{S} = 20 \text{ A}$ | T <sub>J</sub> = 25°C | Q1 | | 0.8 | 1.2 | V | | | | | T <sub>J</sub> = 125°C | | | 0.7 | | | | | | $V_{GS} = 0 \text{ V}, I_{S} = 37 \text{ A}$ | T <sub>J</sub> = 25°C | Q2 | | 0.8 | 1.2 | | | | | | T <sub>J</sub> = 125°C | | | 0.65 | | 1 | | Reverse Recovery Time | t <sub>RR</sub> | V <sub>GS</sub> = 0 V, | | Q1 | | 21.4 | | ns | | | | Q1: I <sub>S</sub> = 20 A, dl/dt = | | Q2 | | 36.5 | | 1 | | Reverse Recovery Charge | Q <sub>RR</sub> | Q2: $I_S = 37 \text{ A}, dI/dt =$ | 300 A/μS | Q1 | | 8.3 | | nC | | | | | | | | 21.9 | | | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. <sup>5.</sup> Pulse Test: pulse width $\leq$ 300 $\mu$ s, duty cycle $\leq$ 2% 6. Switching characteristics are independent of operating junction temperatures #### **TYPICAL CHARACTERISTICS FOR Q1** www.onsemi.com Voltage **Temperature** #### TYPICAL CHARACTERISTICS FOR Q1 (continued) Figure 7. Capacitance Variation Figure 8. Gate-to-Source vs. Total Charge Figure 9. Resistive Switching Time Variation vs. Gate Resistance Figure 10. Diode Forward Voltage vs. Current Figure 11. Maximum Rated Forward Biased Safe Operationg Area Figure 12. Maximum Drain Current vs. Time in Avalanche #### TYPICAL CHARACTERISTICS FOR Q1 (continued) Figure 13. Thermal Response #### **TYPICAL CHARACTERISTICS FOR Q2** Figure 18. On–Resistance Variation with Temperature Figure 19. Drain-to-Source Leakage Current vs. Voltage #### TYPICAL CHARACTERISTICS FOR Q2 (continued) Figure 20. Capacitance Variation Figure 21. Gate-to-Source vs. Total Charge Figure 22. Resistive Switching Time Variation vs. Gate Resistance Figure 23. Diode Forward Voltage vs. Current Figure 24. Maximum Rated Forward Biased Safe Operating Area Figure 25. Maximum Drain Current vs. Time in Avalanche ## TYPICAL CHARACTERISTICS FOR Q2 (continued) Figure 26. Thermal Response PowerTrench is a registered trademark of Semiconductor Components Industries, LLC. #### PQFN8 5x6, 1.27P CASE 483AR ISSUE A **DATE 21 MAY 2021** NOTES: UNLESS OTHERWISE SPECIFIED - A) DOES NOT FULLY CONFORM TO JEDEC REGISTRATION, MO-229, DATED 11/2001. - B) ALL DIMENSIONS ARE IN MILLIMETERS. - C) DIMENSIONS DO NOT INCLUDE BURRS OR MOLD FLASH. MOLD FLASH OR BURRS DOES NOT EXCEED 0.10MM. - D) DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. **BOTTOM VIEW** | | - | <del></del> 5. | 00 | _ | | |----------|---------|----------------|--------------|---------|-------------------| | | - | 4. | 56 | - | | | | 11 | | | | | | | | — 4. | 20 — | | | | | | | | | | | | | <del></del> | 27 | . | | | | 4 | 3 | 2 | 1 | | | | 111. | 9 | 1 7 | | 0.00 | | 1 | 8888 | 8888 | 888 | 8888 | 3.30 | | 1 | 8888 | 888 | 8888 | 3388 | 2.48 | | | 50000 | | 2000000 | 200000 | 2.48<br>2.08 | | 1.01 | 18888 | | | **** | 1 | | | 100000 | ****** | 8000000 | ****** | | | 6.60 | 588888 | 0000000 | 5555555 | 888888 | | | 0.00 | _888888 | | | 888888 | L <sub>0.40</sub> | | | ****** | | | ***** | 0.10 | | 2.65 | | | <del>.</del> | 2000000 | 0.83 | | | B88888 | | ******* | 20000 | 1.43 | | <u>+</u> | ***** | | ****** | **** | 1.98 | | 1 | | | | - | 2.48 | | 0.82 | 8888 | 888 | 888 | | 2.40 | | | 12923 | 100000 | 163659 | ESES | 3.30 | | Ť | 5 | 6 | 7 | 8 | | | | | - | ' | " | | | 0.75 | | + | | | | | | | | | | | | | | 1 | | | | | | 55 | 1.01 | 1.08 | 2.29 | | | | _ | ~ < | > + | | | | 556614 | | | | | | RECOMMENDED LAND PATTERN \*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D. | DOCUMENT NUMBER: | 98AON13666G | Electronic versions are uncontrolled except when accessed directly from the Document F<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | PQFN8 5x6, 1.27P | | PAGE 1 OF 1 | | | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales