

Sample &

Buy







#### LMZ22005

SNVS686J-MARCH 2011-REVISED AUGUST 2015

# LMZ22005 5-A SIMPLE SWITCHER<sup>®</sup> Power Module With 20-V Maximum Input Voltage

## 1 Features

- Integrated Shielded Inductor
- Simple PCB Layout
- Frequency Synchronization Input (650 kHz to 950 kHz)
- Flexible Start-up Sequencing Using External Soft-Start, Tracking and Precision Enable
- Protection Against Inrush Currents and Faults Such as Input UVLO and Output Short Circuit
- Junction Temperature Range –40°C to 125°C
- Single Exposed Pad for Easy Mounting and Manufacturing
- Fast Transient Response for Powering FPGAs and ASICs
- Fully Enabled for WEBENCH<sup>®</sup> Power Designer
- Pin Compatible With
   LMZ23605/LMZ23603/LMZ22003
- Electrical Specifications
  - 30-W Maximum Total Output Power
  - Up to 5-A Output Current
  - Input Voltage Range 6 V to 20 V
  - Output Voltage Range 0.8 V to 6 V
  - Efficiency up to 92%
- Performance Benefits
  - High Efficiency Reduces System Heat Generation
  - Tested to EN55022 Class B<sup>(1)</sup>
  - Low Component Count, Only 5 External Components
  - Low Output Voltage Ripple
  - Uses PCB as Heat Sink, No Airflow Required
- <sup>(1)</sup> EN 55022:2006, +A1:2007, FCC Part 15 Subpart B: 2007. See AN-2125 SNVA473 and layout for information on device under test. Vin = 12 V, Vo = 3.3 V, Io = 5 A

#### **Simplified Application Schematic**



## 2 Applications

- Point-of-load Conversions from 12V Input Rail
- Time-Critical Projects

Tools &

Software

- Space Constrained/High Thermal Requirement Applications
- Negative Output Voltage Applications (see AN-2027 SNVA425)

## **3** Description

The LMZ22005 SIMPLE SWITCHER<sup>®</sup> power module is an easy-to-use step-down DC-DC solution capable of driving up to 5-A load. The LMZ22005 is available in an innovative package that enhances thermal performance and allows for hand or machine soldering.

The LMZ22005 can accept an input voltage rail between 6 V and 20 V and can deliver an adjustable and highly accurate output voltage as low as 0.8 V. The LMZ22005 only requires two external resistors and three external capacitors to complete the power solution. The LMZ22005 is a reliable and robust design with the following protection features: thermal input undervoltage lockout, shutdown, output overvoltage protection, short circuit protection, output current limit, and the device allows start-up into a input output. The sync prebiased allows synchronization over the 650- to 950-kHz switching frequency range.

#### **Device Information**<sup>(1)(2)</sup>

| PART NUMBER | PACKAGE | BODY SIZE (NOM)    |
|-------------|---------|--------------------|
| LMZ22005    | NDW (7) | 10.16 mm × 9.85 mm |

- (1) For all available packages, see the orderable addendum at the end of the data sheet.
- (2) Peak reflow temperature equals 245°C. See SNAA214 for more details.

### Efficiency 5-V Output at 25°C Ambient



LMZ22005 SNVS686J-MARCH 2011-REVISED AUGUST 2015

.

# **Table of Contents**

| 1 | Fea            | tures 1                            |  |  |  |  |  |
|---|----------------|------------------------------------|--|--|--|--|--|
| 2 | Applications 1 |                                    |  |  |  |  |  |
| 3 | Des            | cription 1                         |  |  |  |  |  |
| 4 | Rev            | ision History 2                    |  |  |  |  |  |
| 5 | Pin            | Configuration and Functions 3      |  |  |  |  |  |
| 6 | Spe            | cifications 4                      |  |  |  |  |  |
|   | 6.1            | Absolute Maximum Ratings 4         |  |  |  |  |  |
|   | 6.2            | ESD Ratings 4                      |  |  |  |  |  |
|   | 6.3            | Recommended Operating Conditions 4 |  |  |  |  |  |
|   | 6.4            | Thermal Information 4              |  |  |  |  |  |
|   | 6.5            | Electrical Characteristics5        |  |  |  |  |  |
|   | 6.6            | Typical Characteristics 6          |  |  |  |  |  |
| 7 | Deta           | ailed Description 14               |  |  |  |  |  |
|   | 7.1            | Overview 14                        |  |  |  |  |  |
|   | 7.2            | Functional Block Diagram 14        |  |  |  |  |  |
|   | 7.3            | Feature Description 14             |  |  |  |  |  |
|   | 7.4            | Device Functional Modes 16         |  |  |  |  |  |
|   |                |                                    |  |  |  |  |  |

| 8  | App   | lication and Implementation                  | 17 |
|----|-------|----------------------------------------------|----|
|    | 8.1   | Application Information                      | 17 |
|    | 8.2   | Typical Application                          | 17 |
| 9  | Pow   | er Supply Recommendations                    | 22 |
| 10 | Laye  | out                                          | 23 |
|    | 10.1  | Layout Guidelines                            | 23 |
|    | 10.2  | Layout Examples                              | 23 |
|    | 10.3  | Power Dissipation and Thermal Considerations | 25 |
|    | 10.4  | Power Module SMT Guidelines                  | 26 |
| 11 | Dev   | ice and Documentation Support                | 27 |
|    | 11.1  | Device Support                               | 27 |
|    | 11.2  | Documentation Support                        | 27 |
|    | 11.3  | Community Resources                          | 27 |
|    | 11.4  | Trademarks                                   | 27 |
|    | 11.5  | Electrostatic Discharge Caution              | 27 |
|    | 11.6  | Glossary                                     | 27 |
| 12 |       | hanical, Packaging, and Orderable            |    |
|    | Infor | mation                                       | 28 |

## **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision I (October 2013) to Revision J

| CI | Changes from Revision H (March 2013) to Revision I                                                                                                                                                                                                                                                               | Page |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | <ul> <li>Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation<br/>section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and<br/>Mechanical, Packaging, and Orderable Information section.</li> </ul> | 1    |

| • | Changed 10 mils                   | 23 |
|---|-----------------------------------|----|
| • | Changed 10 mils                   | 25 |
| • | Added Power Module SMT Guidelines | 26 |

Product Folder Links: LMZ22005

www.ti.com

Page



# 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN    |     | TYPE   | DESCRIPTION                                                                                                                                                                                                                                                                               |  |  |
|--------|-----|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME   | NO. |        |                                                                                                                                                                                                                                                                                           |  |  |
| AGND   | 4   | Ground | Analog Ground — Reference point for all stated voltages. Must be externally connected to EP/PGND.                                                                                                                                                                                         |  |  |
| EN     | 3   | Analog | Enable — Input to the precision enable comparator. Rising threshold is 1.279 V typical. Once the module is enabled, a 20-µA source current is internally activated to accommodate programmable hysteresis.                                                                                |  |  |
| FB     | 5   | Analog | Feedback — Internally connected to the regulation, overvoltage, and short circuit comparators. The regulation reference point is 0.796 V at this input pin. Connect the feedback resistor divider between the output and AGND to set the output voltage.                                  |  |  |
| PGND   | _   | Ground | Exposed Pad / Power Ground Electrical path for the power circuits within the module. — NOT Internally connected to AGND / pin 4. Used to dissipate heat from the package during operation. Must be electrically connected to pin 4 external to the package.                               |  |  |
| SS/TRK | 6   | Analog | Soft-Start/Track — To extend the 1.6-ms internal soft-start connect an external soft -start capacitor. For tracking connect to an external resistive divider connected to a higher priority supply rail. See <i>Design Steps</i> .                                                        |  |  |
| SYNC   | 2   | Analog | Sync Input — Apply a CMOS logic level square wave whose frequency is between 650 kHz and 950 kHz to synchronize the PWM operating frequency to an external frequency source. When not using synchronization connect to ground. The module free running PWM frequency is 812 kHz (typical) |  |  |
| VIN    | 1   | Power  | Supply input — Nominal operating range is 6 V to 20 V. A small amount of internal capacitance is contained within the package assembly. Additional external input capacitance is required between this pin and exposed pad (PGND).                                                        |  |  |
| VOUT   | 7   | Power  | Output Voltage — Output from the internal inductor. Connect the output capacitor between this pin and exposed pad.                                                                                                                                                                        |  |  |

## **6** Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> (2)(3)

|                                       | М  | N N             | IAX | UNIT |
|---------------------------------------|----|-----------------|-----|------|
| VIN to PGND                           | -0 | .3              | 24  | V    |
| EN, SYNC to AGND                      | -0 | .3              | 5.5 | V    |
| SS/TRK, FB to AGND                    | -0 | .3              | 2.5 | V    |
| AGND to PGND                          | -0 | .3              | 0.3 | V    |
| Junction temperature                  |    |                 | 150 | °C   |
| Peak reflow case temperature (30 sec) |    | 2               | 245 | °C   |
| Storage temperature, T <sub>stg</sub> | -6 | 65 <sup>,</sup> | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

(3) For soldering specifications, refer to the following document: SNOA549

## 6.2 ESD Ratings

|                    |                            |                                                                   | VALUE | UNIT |
|--------------------|----------------------------|-------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic<br>discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                | MIN | MAX | UNIT |
|--------------------------------|-----|-----|------|
| VIN                            | 6   | 20  | V    |
| EN, SYNC                       | 0   | 5   | V    |
| Operation junction temperature | -40 | 125 | °C   |

### 6.4 Thermal Information

|                      | THERMAL METRIC <sup>(1)</sup>             |                                                                   |        |       |
|----------------------|-------------------------------------------|-------------------------------------------------------------------|--------|-------|
|                      |                                           |                                                                   |        | UNIT  |
|                      |                                           |                                                                   | 7 PINS |       |
| P                    | Junction-to-ambient thermal               | 4-layer Evaluation Printed-Circuit-Board,<br>60 vias, No air flow | 19.3   | °C/W  |
| R <sub>θJA</sub>     | resistance <sup>(2)</sup>                 | 2-layer JEDEC Printed-Circuit-Board,<br>No air flow               | 21.5   | - C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | No air flow                                                       | 1.9    | °C/W  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

(2) Theta JA measured on a 3.5-in x 3.5-in 4-layer board, with 3-oz. copper on outer layers and 2-oz. copper on inner layers, sixty thermal vias, no air flow, and 1-W power dissipation. Refer to application note layout diagrams.



#### 6.5 Electrical Characteristics

Minimum and Maximum limits are ensured through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}$ C, and are provided for reference purposes only. Unless otherwise stated the following conditions apply:  $V_{IN} = 12$  V,  $V_{OUT} = 3.3$  V.

|                                | PARAMETER                                 | TEST CONDITIONS                                                                                               | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT             |
|--------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|------------------|
| SYSTEM P                       | ARAMETERS                                 |                                                                                                               |                    |                    |                    |                  |
| ENABLE CO                      | ONTROL                                    |                                                                                                               |                    |                    |                    |                  |
| .,                             |                                           | $V_{EN}$ rising, $T_{J} = 25^{\circ}C$                                                                        |                    | 1.279              |                    |                  |
| V <sub>EN</sub>                | EN threshold trip point                   | $V_{EN}$ rising, $T_{J} = -40^{\circ}$ C to +125°C                                                            | 1.1                |                    | 1.458              | V                |
| V <sub>EN-HYS</sub>            | EN input hysteresis current               | V <sub>EN</sub> > 1.279 V                                                                                     |                    | 21                 |                    | μA               |
| SOFT-STAF                      | RT                                        |                                                                                                               |                    |                    |                    |                  |
|                                | 00                                        | V <sub>SS</sub> = 0 V, T <sub>J</sub> = 25°C                                                                  |                    | 50                 |                    |                  |
| I <sub>SS</sub>                | SS source current                         | $V_{SS} = 0 V, T_{J} = -40^{\circ}C \text{ to } +125^{\circ}C$                                                | 40                 |                    | 60                 | μA               |
| t <sub>SS</sub>                | Internal soft-start interval              |                                                                                                               |                    | 1.6                |                    | ms               |
| CURRENT                        | LIMIT                                     |                                                                                                               | - IL               |                    | 1                  |                  |
| I <sub>CL</sub>                | Current limit threshold                   | DC average, $T_J = -40^{\circ}$ C to +125°C                                                                   | 5.4                |                    |                    | А                |
| INTERNAL                       | SWITCHING OSCILLATOR                      |                                                                                                               | - IL               |                    | 1                  |                  |
| f <sub>osc</sub>               | Free-running oscillator<br>frequency      | Sync input connected to ground.                                                                               | 711                | 812                | 914                | kHz              |
| f <sub>sync</sub>              | Synchronization range                     |                                                                                                               | 650                |                    | 950                | kHz              |
| V <sub>IL-sync</sub>           | Synchronization logic zero amplitude      | Relative to AGND, $T_J = -40^{\circ}C$ to +125°C                                                              |                    |                    | 0.4                | V                |
| V <sub>IH-sync</sub>           | Synchronization logic one amplitude       | Relative to AGND, $T_J = -40^{\circ}C$ to +125°C                                                              | 1.5                |                    |                    | V                |
| Sync <sub>dc</sub>             | Synchronization duty cycle range          |                                                                                                               | 15%                | 50%                | 85%                |                  |
| D <sub>max</sub>               | Maximum Duty Factor                       |                                                                                                               |                    | 83%                |                    |                  |
|                                | ON AND OVERVOLTAGE COMP                   | ARATOR                                                                                                        |                    |                    |                    |                  |
|                                |                                           | V <sub>SS</sub> >+ 0.8 V, I <sub>O</sub> = 3 A, T <sub>J</sub> = 25°C                                         |                    | 0.796              |                    |                  |
| V <sub>FB</sub>                | In-regulation feedback voltage            | $V_{SS} >+ 0.8 \text{ V}, I_O = 3 \text{ A},$<br>$T_J = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$ | 0.776              |                    | 0.816              | V                |
| V <sub>FB-OV</sub>             | Feedback overvoltage protection threshold |                                                                                                               |                    | 0.86               |                    | V                |
| I <sub>FB</sub>                | Feedback input bias current               |                                                                                                               |                    | 5                  |                    | nA               |
| l <sub>Q</sub>                 | Non-switching input current               | V <sub>FB</sub> = 0.86 V                                                                                      |                    | 2.6                |                    | mA               |
| I <sub>SD</sub>                | Shutdown quiescent current                | V <sub>EN</sub> = 0 V                                                                                         |                    | 70                 |                    | μA               |
| THERMAL                        | CHARACTERISTICS                           |                                                                                                               |                    |                    |                    |                  |
| T <sub>SD</sub>                | Thermal shutdown                          | Rising                                                                                                        |                    | 165                |                    | °C               |
| T <sub>SD-HYST</sub>           | Thermal shutdown hysteresis               | Falling                                                                                                       |                    | 15                 |                    | °C               |
| PERFORMA                       | ANCE PARAMETERS <sup>(3)</sup>            |                                                                                                               |                    |                    |                    |                  |
| ΔV <sub>O</sub>                | Output voltage ripple                     | $C_{out}$ = 220 μF with 7 mΩ ESR + 100 μF<br>X7R + 2 x 0.047 μF BW at 20 MHz                                  |                    | 9                  |                    | mV <sub>PP</sub> |
| $\Delta V_{O} / \Delta V_{IN}$ | Line regulation                           | $V_{IN} = 12 \text{ V to } 20 \text{ V}, I_{O} = 0.001 \text{ A}$                                             |                    | ±0.02%             |                    |                  |
| $\Delta V_O / \Delta I_{OUT}$  | Load regulation                           | V <sub>IN</sub> = 12 V, I <sub>O</sub> = 0.001 A to 3 A                                                       |                    | 1                  |                    | mV/A             |
| η                              | Peak efficiency                           | V <sub>IN</sub> = 12 V, V <sub>O</sub> = 3.3 V, I <sub>O</sub> = 1 A                                          |                    | 86%                |                    |                  |
| η                              | Full load efficiency                      | V <sub>IN</sub> = 12 V V <sub>O</sub> = 3.3 V, I <sub>O</sub> = 3 A                                           |                    | 81.5%              |                    |                  |

Min and Max limits are 100% production tested at 25°C. Limits over the operating temperature range are ensured through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate Average Outgoing Quality Level (AOQL).

(2) Typical numbers are at 25°C and represent the most likely parametric norm.

(3) Refer to BOM in Table 1.

LMZ22005 SNVS686J-MARCH 2011-REVISED AUGUST 2015



www.ti.com

## 6.6 Typical Characteristics

Unless otherwise specified, the following conditions apply:  $V_{IN} = 12 \text{ V}$ ;  $C_{IN} = 2 \times 10 \mu\text{F} + 1-\mu\text{F} \text{ X7R}$  Ceramic;  $C_0 = 220-\mu\text{F}$  Specialty Polymer + 10- $\mu$ F Ceramic;  $T_A = 25^{\circ}$ C for waveforms. Efficiency and dissipation plots marked with \* have cycle skipping at light loads resulting is slightly higher output ripple – See *Design Steps* section.





#### **Typical Characteristics (continued)**

Unless otherwise specified, the following conditions apply:  $V_{IN} = 12 \text{ V}$ ;  $C_{IN} = 2 \times 10 \mu\text{F} + 1-\mu\text{F} \text{ X7R}$  Ceramic;  $C_0 = 220-\mu\text{F}$ Specialty Polymer + 10- $\mu$ F Ceramic;  $T_A = 25^{\circ}$ C for waveforms. Efficiency and dissipation plots marked with \* have cycle skipping at light loads resulting is slightly higher output ripple – See *Design Steps* section.





## **Typical Characteristics (continued)**

Unless otherwise specified, the following conditions apply:  $V_{IN} = 12 \text{ V}$ ;  $C_{IN} = 2 \times 10 \mu\text{F} + 1-\mu\text{F} \text{ X7R}$  Ceramic;  $C_0 = 220-\mu\text{F}$  Specialty Polymer + 10- $\mu$ F Ceramic;  $T_A = 25^{\circ}$ C for waveforms. Efficiency and dissipation plots marked with \* have cycle skipping at light loads resulting is slightly higher output ripple – See *Design Steps* section.





#### **Typical Characteristics (continued)**

Unless otherwise specified, the following conditions apply:  $V_{IN} = 12 \text{ V}$ ;  $C_{IN} = 2 \times 10 \mu\text{F} + 1-\mu\text{F} \text{ X7R}$  Ceramic;  $C_0 = 220-\mu\text{F}$ Specialty Polymer + 10- $\mu$ F Ceramic;  $T_A = 25^{\circ}$ C for waveforms. Efficiency and dissipation plots marked with \* have cycle skipping at light loads resulting is slightly higher output ripple – See *Design Steps* section.





## **Typical Characteristics (continued)**

Unless otherwise specified, the following conditions apply:  $V_{IN} = 12 \text{ V}$ ;  $C_{IN} = 2 \times 10 \mu\text{F} + 1-\mu\text{F} \text{ X7R}$  Ceramic;  $C_0 = 220-\mu\text{F}$  Specialty Polymer + 10- $\mu$ F Ceramic;  $T_A = 25^{\circ}$ C for waveforms. Efficiency and dissipation plots marked with \* have cycle skipping at light loads resulting is slightly higher output ripple – See *Design Steps* section.





#### **Typical Characteristics (continued)**

Unless otherwise specified, the following conditions apply:  $V_{IN} = 12 \text{ V}$ ;  $C_{IN} = 2 \times 10 \mu\text{F} + 1-\mu\text{F} \text{ X7R}$  Ceramic;  $C_0 = 220-\mu\text{F}$ Specialty Polymer + 10- $\mu$ F Ceramic;  $T_A = 25^{\circ}$ C for waveforms. Efficiency and dissipation plots marked with \* have cycle skipping at light loads resulting is slightly higher output ripple – See *Design Steps* section.





## **Typical Characteristics (continued)**

Unless otherwise specified, the following conditions apply:  $V_{IN} = 12 \text{ V}$ ;  $C_{IN} = 2 \times 10 \mu\text{F} + 1-\mu\text{F} \text{ X7R}$  Ceramic;  $C_0 = 220-\mu\text{F}$ Specialty Polymer + 10- $\mu$ F Ceramic;  $T_A = 25^{\circ}$ C for waveforms. Efficiency and dissipation plots marked with \* have cycle skipping at light loads resulting is slightly higher output ripple – See *Design Steps* section.





## **Typical Characteristics (continued)**

Unless otherwise specified, the following conditions apply:  $V_{IN} = 12 \text{ V}$ ;  $C_{IN} = 2 \times 10 \mu\text{F} + 1-\mu\text{F} \text{ X7R}$  Ceramic;  $C_0 = 220-\mu\text{F}$  Specialty Polymer + 10- $\mu$ F Ceramic;  $T_A = 25^{\circ}$ C for waveforms. Efficiency and dissipation plots marked with \* have cycle skipping at light loads resulting is slightly higher output ripple – See *Design Steps* section.



TEXAS INSTRUMENTS

## 7 Detailed Description

#### 7.1 Overview

The architecture used is an internally compensated emulated peak current mode control, based on a monolithic synchronous SIMPLE SWITCHER core capable of supporting high load currents. The output voltage is maintained through feedback compared with an internal 0.8-V reference. For emulated peak current-mode, the valley current is sampled on the down-slope of the inductor current. This is used as the DC value of current to start the next cycle.

The primary application for emulated peak current-mode is high input voltage to low output voltage operating at a narrow duty cycle. By sampling the inductor current at the end of the switching cycle and adding an external ramp, the minimum ON-time can be significantly reduced, without the need for blanking or filtering which is normally required for peak current-mode control.

### 7.2 Functional Block Diagram



### 7.3 Feature Description

#### 7.3.1 Synchronization Input

The PWM switching frequency can be synchronized to an external frequency source. If this feature is not used, connect this input either directly to ground, or connect to ground through a resistor of 1.5 k $\Omega$  or less. The allowed synchronization frequency range is 650 kHz to 950 kHz. The typical input threshold is 1.4-V transition level. Ideally the input clock must overdrive the threshold by a factor of 2, so direct drive from 3.3-V logic through a 1.5-k $\Omega$  Thevenin source resistance is recommended.

#### NOTE

Applying a sustained logic 1 corresponds to zero Hz PWM frequency and will cause the module to stop switching.

#### 7.3.2 Output Overvoltage Protection

If the voltage at FB is greater than the 0.86-V internal reference the output of the error amplifier is pulled toward ground causing  $V_0$  to fall.



#### Feature Description (continued)

#### 7.3.3 Current Limit

The LMZ22005 is protected by both low-side (LS) and high-side (HS) current limit circuitry. The LS current limit detection is carried out during the OFF-time by monitoring the current through the LS synchronous MOSFET. Referring to the *Functional Block Diagram*, when the top MOSFET is turned off, the inductor current flows through the load, the PGND pin and the internal synchronous MOSFET. If this current exceeds 5.4 A (typical) the current limit comparator disables the start of the next switching period. Switching cycles are prohibited until current drops below the limit.

#### NOTE

DC current limit is dependent on duty cycle as illustrated in the graph in the *Typical Characteristics* section.

The HS current limit monitors the current of top side MOSFET. Once HS current limit is detected (7 A typical) , the HS MOSFET is shutoff immediately, until the next cycle. Exceeding HS current limit causes  $V_0$  to fall. Typical behavior of exceeding LS current limit is that  $f_{SW}$  drops to 1/2 of the operating frequency.

#### 7.3.4 Thermal Protection

The junction temperature of the LMZ22005 must not be allowed to exceed its maximum ratings. Thermal protection is implemented by an internal thermal shutdown circuit which activates at 165°C (typical) causing the device to enter a low power standby state. In this state the main MOSFET remains off causing V<sub>O</sub> to fall, and additionally the C<sub>SS</sub> capacitor is discharged to ground. Thermal protection helps prevent catastrophic failures for accidental device overheating. When the junction temperature falls back below 150°C (typical hysteresis = 15°C) the SS pin is released, V<sub>O</sub> rises smoothly, and normal operation resumes.

Applications requiring maximum output current especially those at high input voltage may require additional derating at elevated temperatures.

#### 7.3.5 Prebiased Start-Up

The LMZ22005 will properly start up into a prebiased output. This start-up situation is common in multiple rail logic applications where current paths may exist between different power rails during the start-up sequence. Figure 44 shows proper behavior in this mode. Trace one is Enable going high. Trace two is 1.5-V prebias rising to 3.3 V. Rise time determined by  $C_{SS}$ , trace three.



Figure 44. Prebiased Start-Up



### 7.4 Device Functional Modes

#### 7.4.1 Discontinuous And Continuous Conduction Modes

At light load the regulator will operate in discontinuous conduction mode (DCM). With load currents above the critical conduction point, it will operate in continuous conduction mode (CCM). In CCM, current flows through the inductor through the entire switching cycle and never falls to zero during the OFF-time. When operating in DCM, inductor current is maintained to an average value equaling I<sub>OUT</sub>. Inductor current exhibits normal behavior for the emulated current mode control method used. Output voltage ripple typically increases during this mode of operation.

Figure 45 is a comparison pair of waveforms of the showing both CCM (upper) and DCM operating modes.



 $V_{IN}$  = 12 V,  $V_O$  = 3.3 V,  $I_O$  = 3 A / 0.3 A 2  $\mu s/div$ 

Figure 45. CCM and DCM Operating Modes



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The LMZ22005 is a step-down DC-to-DC power module. It is typically used to convert a higher DC voltage to a lower DC voltage with a maximum output current of 5 A. The following design procedure can be used to select components for the LMZ22005. Alternately, the WEBENCH software may be used to generate complete designs.

When generating a design, the WEBENCH software uses iterative design procedure and accesses comprehensive databases of components. Please go to www.ti.com for more details.

#### 8.2 Typical Application



Figure 46. Typical Application Schematic

#### 8.2.1 Design Requirements

For this example the following application parameters exist:

- V<sub>IN</sub> Range = Up to 20 V
- V<sub>OUT</sub> = 0.8 V to 6 V
- I<sub>OUT</sub> = 5 A

18

## Typical Application (continued)

## 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Design Steps

The LMZ22005 is fully supported by WEBENCH which offers: component selection, electrical and thermal simulations. Additionally there is are evaluation and demonstration boards that may be used a starting point for design. The following list of steps can be used to quickly design the LMZ22005 application.

- 1. Select minimum operating  $V_{IN}$  with enable divider resistors
- 2. Program  $V_0$  with resistor divider selection
- 3. Select C<sub>O</sub>
- 4. Select CIN
- 5. Determine module power dissipation
- 6. Layout PCB for required thermal performance

### 8.2.2.2 Enable Divider, R<sub>ENT</sub>, R<sub>ENB</sub> and R<sub>ENH</sub> Selection

Internal to the module is a 2-M $\Omega$  pullup resistor connected from V<sub>IN</sub> to Enable. For applications not requiring precision undervoltage lockout (UVLO), the Enable input may be left open circuit and the internal resistor will always enable the module. In such case, the internal UVLO occurs typically at 4.3 V (V<sub>IN</sub> rising).

In applications with separate supervisory circuits Enable can be directly interfaced to a logic source. In the case of sequencing supplies, the divider is connected to a rail that becomes active earlier in the power-up cycle than the LMZ22005 output rail.

Enable provides a precise 1.279-V threshold to allow direct logic drive or connection to a voltage divider from a higher enable voltage such as  $V_{IN}$ . Additionally there is 21  $\mu$ A (typical) of switched offset current allowing programmable hysteresis. See Figure 47.

The function of the enable divider is to allow the designer to choose an input voltage below which the circuit will be disabled. This implements the feature of programmable UVLO. The two resistors must be chosen based on the following ratio:

 $R_{ENT} / R_{ENB} = (V_{IN UVLO} / 1.279 V) - 1$ 

The LMZ22005 typical application shows 12.7 k $\Omega$  for R<sub>ENB</sub> and 42.2 k $\Omega$  for R<sub>ENT</sub> resulting in a rising UVLO of 5.46 V.

#### NOTE

A midpoint 5.1-V Zener clamp is present to allow setting UVLO to cover an extended range of operation. The Zener clamp is not required if the target application prohibits the maximum Enable input voltage from being exceeded.

Additional enable voltage hysteresis can be added with the inclusion of  $R_{ENH}$ . It may be possible to select values for  $R_{ENT}$  and  $R_{ENB}$  such that  $R_{ENH}$  is a value of zero allowing it to be omitted from the design.

Rising threshold can be calculated as follows:

 $V_{EN}(rising) = 1.279 (1 + R_{ENT}|| 2 meg/ R_{ENB})$ 

Whereas falling threshold level can be calculated using:

 $V_{EN}$ (falling) =  $V_{EN}$ (rising) – 21 µA (  $R_{ENT}$ || 2 meg ||  $R_{ENTB}$  +  $R_{ENH}$  )



(3)

(1)



#### **Typical Application (continued)**



Figure 47. Enable Input Detail

#### 8.2.2.3 Output Voltage Selection

Output voltage is determined by a divider of two resistors connected between  $V_O$  and ground. The midpoint of the divider is connected to the FB input.

| The regulated output voltage determined by the external divider resistors R <sub>FBT</sub> and R <sub>FBB</sub> is: |     |
|---------------------------------------------------------------------------------------------------------------------|-----|
| $V_0 = 0.8 V \times (1 + R_{FBT} / R_{FBB})$                                                                        | (4) |
| Rearranging terms; the ratio of the feedback resistors for a desired output voltage is:                             |     |
| R <sub>FBT</sub> / R <sub>FBB</sub> = (V <sub>O</sub> / 0.796 V) – 1                                                | (5) |
| These resistors must generally be chosen from values in the range of 1.0 k $\Omega$ to 10.0 k $\Omega$ .            |     |

For  $V_0 = 0.8$  V the FB pin can be connected to the output directly and R<sub>FBB</sub> can be omitted.

Table 1 lists the values for  $R_{FBT}$ , and  $R_{FBB}$ .

| REF DES                 | DESCRIPTION             | CASE SIZE | MANUFACTURER      | MANUFACTURER P/N  |
|-------------------------|-------------------------|-----------|-------------------|-------------------|
| U1                      | SIMPLE SWITCHER         | PFM-7     | Texas Instruments | LMZ22005TZ        |
| C <sub>in</sub> 1,5     | 0.047 µF, 50 V, X7R     | 1206      | Yageo America     | CC1206KRX7R9BB473 |
| C <sub>in</sub> 2,3     | 10 µF, 50 V, X7R        | 1210      | Taiyo Yuden       | UMK325BJ106MM-T   |
| C <sub>in</sub> 6 (OPT) | CAP, AL, 150 µF, 50 V   | Radial G  | Panasonic         | EEE-FK1H151P      |
| C <sub>O</sub> 1,6      | 0.047 µF, 50 V, X7R     | 1206      | Yageo America     | CC1206KRX7R9BB473 |
| C <sub>O</sub> 2 (OPT)  | 100 µF, 6.3 V, X7R      | 1210      | TDK               | C3225X5R0J107M    |
| C <sub>O</sub> 5        | 220 µF, 6.3 V, SP-Cap   | (7343)    | Panasonic         | EEF-UE0J221LR     |
| R <sub>FBT</sub>        | 3.32 kΩ                 | 0805      | Panasonic         | ERJ-6ENF3321V     |
| R <sub>FBB</sub>        | 1.07 kΩ                 | 0805      | Panasonic         | ERJ-6ENF1071V     |
| R <sub>SN</sub> (OPT)   | 1.50 kΩ                 | 0805      | Vishay Dale       | CRCW08051K50FKEA  |
| R <sub>ENT</sub>        | 42.2 kΩ                 | 0805      | Panasonic         | ERJ-6ENF4222V     |
| R <sub>ENB</sub>        | 12.7 kΩ                 | 0805      | Panasonic         | ERJ-6ENF1272V     |
| R <sub>FRA</sub> (OPT)  | 23.7Ω                   | 0805      | Vishay Dale       | CRCW080523R7FKEA  |
| R <sub>ENH</sub>        | 100 Ω                   | 0805      | Vishay Dale       | CRCW0805100RFKEA  |
| C <sub>FF</sub>         | 180 pF, ±10%, C0G, 50 V | 0805      | TDK               | 08055A181JAT2A    |
| C <sub>SS</sub>         | 047 µF, ±10%, X7R, 16 V | 0805      | AVX               | 0805YC474KAT2A    |
| D1(OPT)                 | 5.1 V, 0.5 W            | SOD-123   | Diodes Inc.       | MMSZ5231BS-7-F    |

Table 1. Typical Application Bill of Materials

#### 8.2.2.4 Soft-start Capacitor Selection

Programmable soft-start permits the regulator to slowly ramp to its steady-state operating point after being enabled, thereby reducing current inrush from the input supply and slowing the output voltage rise-time.

Upon turnon, after all UVLO conditions have been passed, an internal 2-ms circuit slowly ramps the SS/TRK input to implement internal soft-start. If 1.6 ms is an adequate turnon time then the  $C_{SS}$  capacitor can be left unpopulated. Longer soft-start periods are achieved by adding an external capacitor to this input.

Soft-start duration is given by the formula:

$$t_{SS} = V_{REF} \times C_{SS} / Iss = 0.796 V \times C_{SS} / 50 \mu A$$

This equation can be rearranged as follows:

$$C_{SS} = t_{SS} \times 50 \ \mu A / 0.796 \ V$$

Using a 0.22- $\mu$ F capacitor results in 3.5-ms typical soft-start duration; and 0.47  $\mu$ F results in 7.5-ms typical. 0.47  $\mu$ F is a recommended initial value.

Once the soft-start input exceeds 0.796 V the output of the power stage will be in regulation and the  $50-\mu A$  current is deactivated. The following conditions will reset the soft-start capacitor by discharging the SS input to ground with an internal current sink.

- The Enable input being *pulled low*
- Thermal shutdown condition
- Internal V<sub>CC</sub> UVLO (Approx 4.3V input to V<sub>IN</sub>)

### 8.2.2.5 Tracking Supply Divider Option

The tracking function allows the module to be connected as a slave supply to a primary voltage rail (often the 3.3-V system rail) where the slave module output voltage is lower than that of the master. Proper configuration allows the slave rail to power up coincident with the master rail such that the voltage difference between the rails during ramp-up is small (that is, <0.15 V typical). The values for the tracking resistive divider must be selected such that the effect of the internal 50- $\mu$ A current source is minimized. In most cases the ratio of the tracking mode dictates the soft-start time of the slave rail be shorter than the master rail; a condition that is easy satisfy because the C<sub>SS</sub> cap is replaced by R<sub>TKB</sub>. The tracking function is only supported for the power up interval of the master supply; once the SS/TRK rises past 0.8V the input is no longer enabled and the 50- $\mu$ A internal current source is switched off.

2.5Vout



3.3V Master

Figure 48. Tracking Option Input Detail

#### 8.2.2.6 C<sub>O</sub> Selection

20

None of the required  $C_0$  output capacitance is contained within the module. A minimum value of 200  $\mu$ F is required based on the values of internal compensation in the error amplifier. Low ESR tantalum, organic semiconductor or specialty polymer capacitor types are recommended for obtaining lowest ripple. The output capacitor  $C_0$  may consist of several capacitors in parallel placed in close proximity to the module. The output capacitor assembly must also meet the worst case minimum ripple current rating of 0.5 × I<sub>LRP-P</sub>, as calculated in Equation 14. Beyond that, additional capacitance will reduce output ripple so long as the ESR is low enough to permit it. Loop response verification is also valuable to confirm closed loop behavior.



(6)

(7)



For applications with dynamic load steps; the following equation provides a good first pass approximation of  $C_O$  for load transient requirements. Where  $V_{O-Tran}$  is 100 mV on a 3.3-V output design.

$$C_O \ge I_{O-Tran} / (V_{O-Tran} - ESR \times I_{O-Tran}) \times (Fsw / V_O)$$

(9)

(10)

(11)

(12)

(8)

Solving:

 $C_0 \ge 4.5 \text{ A} / (0.1 \text{ V} - 0.007 \times 4.5 \text{ A}) \times (800000 \text{ Hz} / 3.3 \text{ V}) \ge 271 \mu\text{F}$ 

#### NOTE

The stability requirement for 200-µF minimum output capacitance will take precedence.

One recommended output capacitor combination is a 220- $\mu$ F, 7-m $\Omega$  ESR specialty polymer cap in parallel with a 100- $\mu$ F, 6.3-V X5R ceramic. This combination provides excellent performance that may exceed the requirements of certain applications. Additionally some small ceramic capacitors can be used for high-frequency EMI suppression.

#### 8.2.2.7 C<sub>IN</sub> Selection

The LMZ22005 module contains only a small amount of input capacitance. Additional input capacitance is required external to the module to handle the input ripple current of the application. The input capacitor can be several capacitors in parallel. This input capacitance must be located in very close proximity to the module. Input capacitor selection is generally directed to satisfy the input ripple current requirements rather than by capacitance value. Input ripple current rating is dictated by the equation:

 $I(C_{IN(RMS)}) \cong 1 / 2 \times I_O \times SQRT (D / 1 - D)$ 

where

$$D \cong V_0 / V_{IN}$$

As a point of reference, the worst case ripple current will occur when the module is presented with full load current and when  $V_{IN} = 2 \times V_O$ .

Recommended minimum input capacitance is  $22-\mu F$  X7R (or X5R) ceramic with a voltage rating at least 25% higher than the maximum applied input voltage for the application. TI recommends to pay attention to the voltage and temperature derating of the capacitor selected. The ripple current rating of ceramic capacitors may be missing from the capacitor data sheet and you may have to contact the capacitor manufacturer for this parameter.

If the system design requires a certain minimum value of peak-to-peak input ripple voltage ( $\Delta V_{IN}$ ) be maintained then the following equation may be used.

$$C_{IN} \ge I_O \times D \times (1 - D) / f_{SW-CCM} \times \Delta V_{IN}$$

If  $\Delta V_{IN}$  is 1% of  $V_{IN}$  for a 12-V input to 3.3-V output application this equals 120 mV and  $f_{SW}$  = 812 kHz.

C<sub>IN</sub> ≥ 5 A × 3.3 V / 12 V × (1 – 3.3 V / 12 V) / (812000 × 0.120 V) ≥ 10.2 µF

Additional bulk capacitance with higher ESR may be required to damp any resonant effects of the input capacitance and parasitic inductance of the incoming supply lines. The LMZ22005 typical applications schematic recommends a 150-µF 50-V aluminum capacitor for this function. There are many situations where this capacitor is not necessary.

#### 8.2.2.8 Discontinuous And Continuous Conduction Modes Selection

The approximate formula for determining the DCM/CCM boundary is as follows:

$$I_{DCB} \cong V_{O} \times (V_{IN} - V_{O}) / (2 \times 3.3 \ \mu\text{H} \times f_{SW(CCM)} \times V_{IN})$$

The inductor internal to the module is 3.3  $\mu$ H. This value was chosen as a good balance between low and high input voltage applications. The main parameter affected by the inductor is the amplitude of the inductor ripple current ( $I_{LR}$ ).  $I_{LR}$  can be calculated with:

 $I_{LR P-P} = V_O \times (V_{IN} - V_O) / (3.3 \ \mu H \times f_{SW} \times V_{IN})$ 

where

- V<sub>IN</sub> is the maximum input voltage
- And f<sub>SW</sub> is typically 812 kHz.

(13)

LMZ22005 SNVS686J-MARCH 2011-REVISED AUGUST 2015



If the output current  $I_0$  is determined by assuming that  $I_0 = I_L$ , the higher and lower peak of  $I_{LR}$  can be determined.

#### 8.2.3 Application Curves



## 9 Power Supply Recommendations

The LMZ22005 device is designed to operate from an input voltage supply range between 6 V and 20 V. This input supply must be well regulated and able to withstand maximum input current and maintain a stable voltage. The resistance of the input supply rail must be low enough that an input current transient does not cause a high enough drop at the LMZ22005 supply voltage that can cause a false UVLO fault triggering and system reset. If the input supply is more than a few inches from the LMZ22005, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. The amount of bulk capacitance is not critical, but a 47-µF or 100-µF electrolytic capacitor is a typical choice.



## 10.1 Layout Guidelines

PCB layout is an important part of DC-DC converter design. Poor board layout can disrupt the performance of a DC-DC converter and surrounding circuitry by contributing to EMI, ground bounce and resistive voltage drop in the traces. These can send erroneous signals to the DC-DC converter resulting in poor regulation or instability. Good layout can be implemented by following a few simple design rules. A good example layout is shown in Figure 54.

## 1. Minimize area of switched current loops.

From an EMI reduction standpoint, it is imperative to minimize the high di/dt paths during PCB layout as shown in Figure 52. The high current loops that do not overlap have high di/dt content that will cause observable high frequency noise on the output pin if the input capacitor ( $C_{IN1}$ ) is placed at a distance away from the LMZ22005. Therefore place  $C_{IN1}$  as close as possible to the LMZ22005 VIN and PGND exposed pad. This will minimize the high di/dt area and reduce radiated EMI. Additionally, grounding for both the input and output capacitor should consist of a localized top side plane that connects to the PGND exposed pad (EP).

## 2. Have a single point ground.

The ground connections for the feedback, soft-start, and enable components should be routed to the AGND pin of the device. This prevents any switched or load currents from flowing in the analog ground traces. If not properly handled, poor grounding can result in degraded load regulation or erratic output voltage ripple behavior. Additionally provide the single point ground connection from pin 4 (AGND) to EP/PGND.

## 3. Minimize trace length to the FB pin.

Both feedback resistors,  $R_{FBT}$  and  $R_{FBB}$ , and the feed-forward capacitor  $C_{FF}$ , must be located close to the FB pin. Since the FB node is high impedance, maintain the copper area as small as possible. The traces from  $R_{FBT}$ ,  $R_{FBB}$ , and  $C_{FF}$  must be routed away from the body of the LMZ22005 to minimize possible noise pickup.

## 4. Make input and output bus connections as wide as possible.

This reduces any voltage drops on the input or output of the converter and maximizes efficiency. To optimize voltage accuracy at the load, ensure that a separate feedback voltage sense trace is made to the load. Doing so will correct for voltage drops and provide optimum output accuracy.

## 5. Provide adequate device heat-sinking.

Use an array of heat-sinking vias to connect the exposed pad to the ground plane on the bottom PCB layer. If the PCB has a plurality of copper layers, these thermal vias can also be employed to make connection to inner layer heat-spreading ground planes. For best results use a  $6 \times 10$  via array with a minimum via diameter of 8 mils thermal vias spaced 39 mils (1.0 mm). Ensure enough copper area is used for heat-sinking to keep the junction temperature below 125°C.

## 10.2 Layout Examples



Figure 52. Critical Current Loops to Minimize



## Layout Examples (continued)



Figure 53. PCB Layout Guide



Figure 54. Top View Evaluation Board – See AN–2085 SNVA457



#### Layout Examples (continued)



Figure 55. Bottom View Demonstration Board

### **10.3** Power Dissipation and Thermal Considerations

When calculating module dissipation use the maximum input voltage and the average output current for the application. Many common operating conditions are provided in the characteristic curves such that less common applications can be derived through interpolation. In all designs, the junction temperature must be kept below the rated maximum of 125°C.

For the design case of  $V_{IN} = 12$  V,  $V_O = 3.3$  V,  $I_O = 5$  A, and  $T_{AMB(MAX)} = 85^{\circ}C$ , the module must see a thermal resistance from case to ambient of less than:

$$R_{\theta CA}$$
 <  $(T_{J-MAX} - T_{A-MAX}) / P_{IC-LOSS} - R_{\theta JC}$ 

Given the typical thermal resistance from junction to case to be  $1.9^{\circ}$ C/W. Use the 85°C power dissipation curves in the *Typical Characteristics* section to estimate the P<sub>IC-LOSS</sub> for the application being designed. In this application it is 4.3W.

$$R_{\theta CA} = (125 - 85) / 4.3 W - 1.9 = 7.4$$

(16)

(17)

(15)

To reach  $R_{\theta CA} = 7.4$ , the PCB is required to dissipate heat effectively. With no airflow and no external heat-sink, a good estimate of the required board area covered by 2-oz. copper on both the top and bottom metal layers is:

Board\_Area\_cm<sup>2</sup> = 500°C x cm<sup>2</sup>/W /  $R_{ACA}$ 

As a result, approximately 67 square cm of 2-oz. copper on top and bottom layers is required for the PCB design. The PCB copper heat sink must be connected to the exposed pad. Approximately sixty, 8 mils thermal vias spaced 39 mils (1.0 mm) apart connect the top copper to the bottom copper. For an example of a high thermal performance PCB layout for SIMPLE SWITCHER power modules, refer to AN-2085 (SNVA457), AN-2125 (SNVA437), AN-2020 (SNVA419) and AN-2026 (SNVA424).

### 10.4 Power Module SMT Guidelines

The recommendations below are for a standard module surface mount assembly

- Land Pattern Follow the PCB land pattern with either soldermask defined or non-soldermask defined pads
- Stencil Aperture
  - For the exposed die attach pad (DAP), adjust the stencil for approximately 80% coverage of the PCB land pattern
  - For all other I/O pads use a 1:1 ratio between the aperture and the land pattern recommendation
- Solder Paste Use a standard SAC Alloy such as SAC 305, type 3 or higher
- Stencil Thickness 0.125 to 0.15 mm
- Reflow Refer to solder paste supplier recommendation and optimized per board size and density
- Refer to Design Summary LMZ1xxx and LMZ2xxx Power Modules Family (SNAA214) for reflow information
- · Maximum number of reflows allowed is one





| Table 2. | Sample | Reflow | Profile | Table |
|----------|--------|--------|---------|-------|
|----------|--------|--------|---------|-------|

| PROBE | MAX TEMP<br>(°C) | REACHED<br>MAX TEMP | TIME ABOVE<br>235°C | REACHED<br>235°C | TIME ABOVE<br>245°C | REACHED<br>245°C | TIME ABOVE<br>260°C | REACHED<br>260°C |
|-------|------------------|---------------------|---------------------|------------------|---------------------|------------------|---------------------|------------------|
| 1     | 242.5            | 6.58                | 0.49                | 6.39             | 0.00                | -                | 0.00                | _                |
| 2     | 242.5            | 7.10                | 0.55                | 6.31             | 0.00                | 7.10             | 0.00                | _                |
| 3     | 241.0            | 7.09                | 0.42                | 6.44             | 0.00                | -                | 0.00                | _                |



## 11 Device and Documentation Support

### 11.1 Device Support

#### 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 11.1.2 Development Support

For developmental support, see the following:

WEBENCH Tool, http://www.ti.com/webench

## **11.2 Documentation Support**

#### 11.2.1 Related Documentation

For related documentation, see the following:

- AN-2027 Inverting Application for the LMZ14203 SIMPLE SWITCHER Power Module, (SNVA425)
- Absolute Maximum Ratings for Soldering, (SNOA549)
- AN-2024 LMZ1420x / LMZ1200x Evaluation Board (SNVA422)
- AN-2085 LMZ23605/03, LMZ22005/03 Evaluation Board (SNVA457)
- AN-2054 Evaluation Board for LM10000 PowerWise AVS System Controller (SNVA437)
- AN-2020 Thermal Design By Insight, Not Hindsight (SNVA419)
- AN-2026 Effect of PCB Design on Thermal Performance of SIMPLE SWITCHER Power Modules (SNVA424)
- Design Summary LMZ1xxx and LMZ2xxx Power Modules Family (SNAA214)

### **11.3 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 11.4 Trademarks

E2E is a trademark of Texas Instruments. SIMPLE SWITCHER is a registered trademark of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan     | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|--------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)          | (6)              | (3)                 |              | (4/5)          |         |
| LMZ22005TZ/NOPB  | ACTIVE | TO-PMOD      | NDW     | 7    | 45      | RoHS & Green | SN               | Level-3-245C-168 HR | -40 to 85    | LMZ22005       | Samples |
| LMZ22005TZE/NOPB | ACTIVE | TO-PMOD      | NDW     | 7    | 250     | RoHS & Green | SN               | Level-3-245C-168 HR | -40 to 85    | LMZ22005       | Samples |
| LMZ22005TZX/NOPB | ACTIVE | TO-PMOD      | NDW     | 7    | 500     | RoHS & Green | SN               | Level-3-245C-168 HR | -40 to 85    | LMZ22005       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



PACKAGE OPTION ADDENDUM

6-Feb-2020

# PACKAGE MATERIALS INFORMATION

Texas Instruments

\*All dimensions are nominal

www.ti.com

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device           | Package<br>Type | Package<br>Drawing |   | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|---|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMZ22005TZE/NOPB | TO-<br>PMOD     | NDW                | 7 | 250 | 330.0                    | 24.4                     | 10.6       | 14.22      | 5.0        | 16.0       | 24.0      | Q2               |
| LMZ22005TZX/NOPB | TO-<br>PMOD     | NDW                | 7 | 500 | 330.0                    | 24.4                     | 10.6       | 14.22      | 5.0        | 16.0       | 24.0      | Q2               |



# PACKAGE MATERIALS INFORMATION

5-Jan-2022



\*All dimensions are nominal

| Device           | Package Type Package Drawing |     | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|------------------|------------------------------|-----|------|-----|-------------|------------|-------------|
| LMZ22005TZE/NOPB | TO-PMOD                      | NDW | 7    | 250 | 367.0       | 367.0      | 45.0        |
| LMZ22005TZX/NOPB | TO-PMOD                      | NDW | 7    | 500 | 367.0       | 367.0      | 45.0        |



5-Jan-2022

## TUBE



#### \*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LMZ22005TZ/NOPB | NDW          | TO-PMOD      | 7    | 45  | 502    | 17     | 6700   | 8.4    |

# **MECHANICAL DATA**

# NDW0007A





## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated