# Three-Phase Buck Controller with Integrated Gate Drivers and Power Good The CS5301 is a three–phase step down controller which incorporates all control functions required to power high performance processors and high current power supplies. Proprietary multi–phase architecture guarantees balanced load current distribution and reduces overall solution cost in high current applications. Enhanced $V^{2\,^{\text{TM}}}$ control architecture provides the fastest possible transient response, excellent overall regulation, and ease of use. The CS5301 multi-phase architecture reduces output voltage and input current ripple, allowing for a significant reduction in inductor values and a corresponding increase in inductor current slew rate. This approach allows a considerable reduction in input and output capacitor requirements, as well as reducing overall solution size and cost. #### **Features** - Enhanced V<sup>2</sup> Control Method - 5-Bit DAC with 1% Accuracy - Adjustable Output Voltage Positioning - 6 On-Board Gate Drivers - 200 kHz to 800 kHz Operation Set by Resistor - Current Sensed through Buck Inductors, Sense Resistors, or V–S Control - Hiccup Mode Current Limit - Individual Current Limits for Each Phase - On-Board Current Sense Amplifiers - 3.3 V, 1.0 mA Reference Output - 5.0 V and/or 12 V Operation - On/Off Control (through COMP Pin) - Power Good Output - Pb-Free Package is Available\* ## ON Semiconductor® http://onsemi.com #### **MARKING DIAGRAM** SO-32WB CASE 751P DW SUFFIX = Assembly Location WL = Wafer Lot YY = Year WW = Work Week G = Pb-Free Package #### PIN CONNECTIONS #### ORDERING INFORMATION | Device | Package | Shipping <sup>†</sup> | |---------------|--------------------|-----------------------| | CS5301GDW32 | SO-32 | 22 Units/Rail | | CS5301GDWR32 | SO-32 | 1000 Tape & Reel | | CS5301GDWR32G | SO-32<br>(Pb-Free) | 1000 Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>\*</sup>For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. Figure 1. Application Diagram for Intel Pentium® 4 Processor 12 V to 1.7 V, 42 A ## **MAXIMUM RATINGS\*** | Rating | | Value | Unit | |----------------------------------------------------------|------------------------------------|-------------|------| | Operating Junction Temperature | | 150 | °C | | Storage Temperature Range | | -65 to +150 | °C | | ESD Susceptibility (Human Body Model) | | 2.0 | kV | | Thermal Resistance, Junction–to–Case, $R_{\theta JC}$ | | 14 | °C/W | | Thermal Resistance, Junction–to–Ambient, $R_{\theta JA}$ | | 70 | °C/W | | Lead Temperature Soldering: | Reflow: (SMD styles only) (Note 1) | 230 peak | °C | Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected. <sup>1. 60</sup> second maximum above 183°C. <sup>\*</sup>The maximum package power dissipation must be observed. # MAXIMUM RATINGS (continued) | Pin Name | Pin Symbol | V <sub>MAX</sub> | V <sub>MIN</sub> | I <sub>SOURCE</sub> | I <sub>SINK</sub> | |---------------------------------------------------|--------------------|------------------|-----------------------------------|-------------------------|-------------------------| | Power for Logic | V <sub>CCL</sub> | 16 V | -0.3 V | N/A | 70 mA DC | | Power Good Sense | PWRGDS | 6.0 V | -0.3 V | 1.0 mA | 1.0 mA | | Power Good Output | PWRGD | 6.0 V | -0.3 V | 1.0 mA | 20 mA | | Return for Logic | LGND | N/A | N/A | 2.0 A, 1.0 μs 200 mA DC | N/A | | Power for Gate(L)1 | V <sub>CCL1</sub> | 16 V | -0.3 V | N/A | 1.5 A, 1.0 μs 200 mA DC | | Power for Gate(L)2 and Gate(L)3 | V <sub>CCL23</sub> | 16 V | -0.3 V | N/A | 1.5 A, 1.0 μs 200 mA DC | | Power for Gate(H)1 and Gate(H)2 | V <sub>CCH12</sub> | 20 V | -0.3 V | N/A | 1.5 A, 1.0 μs 200 mA DC | | Power for Gate(H)3 | V <sub>CCH3</sub> | 20 V | -0.3 V | N/A | 1.5 A, 1.0 μs 200 mA DC | | Voltage Feedback Compensation<br>Network | COMP | 6.0 V | -0.3 V | 1.0 mA | 1.0 mA | | Voltage Feedback Input | $V_{FB}$ | 6.0 V | -0.3 V | 1.0 mA | 1.0 mA | | Output for Adjusting Adaptive Voltage Positioning | V <sub>DRP</sub> | 6.0 V | -0.3 V | 1.0 mA | 1.0 mA | | Frequency Resistor | R <sub>OSC</sub> | 6.0 V | -0.3 V | 1.0 mA | 1.0 mA | | Reference Output | REF | 6.0 V | -0.3 V | 1.0 mA | 50 mA | | High Side FET Drivers | GH1-3 | 20 V | -0.3 V DC<br>-2.0 V for<br>100 ns | 1.5 A, 1.0 μs 200 mA DC | 1.5 A, 1.0 μs 200 mA DC | | Low Side FET Drivers | GL1-3 | 16 V | -0.3 V DC<br>-2.0 V for<br>100 ns | 1.5 A, 1.0 μs 200 mA DC | 1.5 A, 1.0 μs 200 mA DC | | Return for #1 Driver | GND1 | 0.3 V | -0.3 V | 2.0 A, 1.0 μs 200 mA DC | N/A | | Return for #2 Driver | GND2 | 0.3 V | -0.3 V | 2.0 A, 1.0 μs 200 mA DC | N/A | | Return for #3 Driver | GND3 | 0.3 V | -0.3 V | 2.0 A, 1.0 μs 200 mA DC | N/A | | Current Sense for Phases 1–3 | CS1-CS3 | 6.0 V | -0.3 V | 1.0 mA | 1.0 mA | | Current Limit Set Point | I <sub>LIM</sub> | 6.0 V | -0.3 V | 1.0 mA | 1.0 mA | | Output Voltage | CS <sub>REF</sub> | 6.0 V | -0.3 V | 1.0 mA | 1.0 mA | | Voltage ID DAC Inputs | V <sub>ID0-4</sub> | 6.0 V | -0.3 V | 1.0 mA | 1.0 mA | **ELECTRICAL CHARACTERISTICS** (0°C < T<sub>A</sub> < 70°C; 0°C < T<sub>J</sub> < 125°C; 4.7 V < V<sub>CCL</sub> < 14 V; 8.0 V < V<sub>CCH</sub> < 20 V; C<sub>GATE(H)</sub> = 3.3 nF, C<sub>GATE(L)</sub> = 3.3 nF, R<sub>ROSC</sub> = 53.6 k, C<sub>COMP</sub> = 0.1 μF, C<sub>REF</sub> = 0.1 μF, DAC Code 10000, C<sub>VCC</sub> = 1.0 μF, I<sub>LIM</sub> $\geq$ 1.0 V; unless otherwise specified.) | | Characteristic | | | Characteristic | | | | Test Conditions | Min | Тур | Max | Unit | |-------------------------------------------|-----------------------------------------------------------------------------------------------------------|------------------|------------------|------------------|--------------------------------------------------|----------------------------|---------------|-----------------|-----|-----|-----|------| | Voltage | Voltage Identification DAC (0 = Connected to GND; 1 = Open or Pullup to internal 3.3 V or external 5.0 V) | | | | | | | | | | | | | Accuracy (all codes)<br>VID code – 125 mV | | | , | | Connect V <sub>FB</sub> to COMP,<br>Measure COMP | - ± 1.0 | | | % | | | | | $V_{\text{ID4}}$ | V <sub>ID3</sub> | V <sub>ID2</sub> | V <sub>ID1</sub> | V <sub>ID0</sub> | V <sub>ID</sub> Voltage | DAC <sub>OUT</sub> Voltage | | | - | | | | | 1 | 1 | 1 | 1 | 1 | _ | FAU | LT Mode-Outpu | ut Off | _ | | | | | 1 | 1 | 1 | 1 | 0 | 1.100 | 0.965 | 0.975 | 0.985 | V | | | | | 1 | 1 | 1 | 0 | 1 | 1.125 | 0.990 | 1.000 | 1.010 | V | | | | | 1 | 1 | 1 | 0 | 0 | 1.150 | 1.015 | 1.025 | 1.035 | V | | | | | 1 | 1 | 0 | 1 | 1 | 1.175 | 1.040 | 1.050 | 1.061 | V | | | | | 1 | 1 | 0 | 1 | 0 | 1.200 | 1.064 | 1.075 | 1.086 | V | | | | **ELECTRICAL CHARACTERISTICS** (0°C < T<sub>A</sub> < 70°C; 0°C < T<sub>J</sub> < 125°C; 4.7 V < V<sub>CCL</sub> < 14 V; 8.0 V < V<sub>CCH</sub> < 20 V; C<sub>GATE(L)</sub> = 3.3 nF, C<sub>GATE(L)</sub> = 3.3 nF, R<sub>ROSC</sub> = 53.6 k, C<sub>COMP</sub> = 0.1 μF, C<sub>REF</sub> = 0.1 μF, DAC Code 10000, C<sub>VCC</sub> = 1.0 μF, I<sub>LIM</sub> $\ge$ 1.0 V; unless otherwise specified.) | | Characteristic | | | | Test Conditions | Min | Тур | Max | Unit | |----------------------------------------|------------------|----------------------------------------------------------------------|------------------|------------------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--------------------------------------|---------------------------------------------------------------------------|------| | Voltage Identification DAC (0 = Connec | | cted to GND; 1 = Open or Pullup to internal 3.3 V or external 5.0 V) | | | | | | | | | 1 | 1 | 0 | 0 | 1 | 1.225 | 1.089 | 1.100 | 1.111 | V | | 1 | 1 | 0 | 0 | 0 | 1.250 | 1.114 | 1.125 | 1.136 | V | | 1 | 0 | 1 | 1 | 1 | 1.275 | 1.139 | 1.150 | 1.162 | V | | 1 | 0 | 1 | 1 | 0 | 1.300 | 1.163 | 1.175 | 1.187 | V | | 1 | 0 | 1 | 0 | 1 | 1.325 | 1.188 | 1.200 | 1.212 | V | | 1 | 0 | 1 | 0 | 0 | 1.350 | 1.213 | 1.225 | 1.237 | V | | 1 | 0 | 0 | 1 | 1 | 1.375 | 1.238 | 1.250 | 1.263 | V | | 1 | 0 | 0 | 1 | 0 | 1.400 | 1.263 | 1.275 | 1.288 | V | | 1 | 0 | 0 | 0 | 1 | 1.425 | 1.287 | 1.300 | 1.313 | V | | 1 | 0 | 0 | 0 | 0 | 1.450 | 1.312 | 1.325 | 1.338 | V | | 0 | 1 | 1 | 1 | 1 | 1.475 | 1.337 | 1.350 | 1.364 | V | | 0 | 1 | 1 | 1 | 0 | 1.500 | 1.361 | 1.375 | 1.389 | V | | 0 | 1 | 1 | 0 | 1 | 1.525 | 1.386 | 1.400 | 1.414 | V | | 0 | 1 | 1 | 0 | 0 | 1.550 | 1.411 | 1.425 | 1.439 | V | | 0 | 1 | 0 | 1 | 1 | 1.575 | 1.436 | 1.450 | 1.465 | V | | 0 | 1 | 0 | 1 | 0 | 1.600 | 1.460 | 1.475 | 1.490 | V | | 0 | 1 | 0 | 0 | 1 | 1.625 | 1.485 | 1.500 | 1.515 | V | | 0 | 1 | 0 | 0 | 0 | 1.650 | 1.510 | 1.525 | 1.540 | V | | 0 | 0 | 1 | 1 | 1 | 1.675 | 1.535 | 1.550 | 1.566 | V | | 0 | 0 | 1 | 1 | 0 | 1.700 | 1.560 | 1.575 | 1.591 | V | | 0 | 0 | 1 | 0 | 1 | 1.725 | 1.584 | 1.600 | 1.616 | V | | 0 | 0 | 1 | 0 | 0 | 1.750 | 1.609 | 1.625 | 1.641 | V | | 0 | 0 | 0 | 1 | 1 | 1.775 | 1.634 | 1.650 | 1.667 | V | | 0 | 0 | 0 | 1 | 0 | 1.800 | 1.658 | 1.675 | 1.692 | V | | 0 | 0 | 0 | 0 | 1 | 1.825 | 1.683 | 1.700 | 1.717 | V | | 0 | 0 | 0 | 0 | 0 | 1.850 | 1.708 | 1.725 | 1.742 | V | | Input <sup>-</sup> | Threshol | d | | • | $V_{ID4},V_{ID3},V_{ID2},V_{ID1},V_{ID0}$ | 1.00 | 1.25 | 1.50 | V | | Input I | Pullup R | esistance | е | | V <sub>ID4</sub> , V <sub>ID3</sub> , V <sub>ID2</sub> , V <sub>ID1</sub> , V <sub>ID0</sub> | 25 | 50 | 100 | kΩ | | Pullup | Voltage | | | | - | 3.15 | 3.30 | 3.45 | V | | Power | Good O | utput | | | | | | * | , | | Upper Threshold | | | | | Force PWRGDS | 1.9 (-5%) | 2.0 | 2.1 (+5%) | V | | Lower Threshold | | | | | Force PWRGDS | 0.95 × (V <sub>ID</sub><br>-125 mV)<br>or -2.6%<br>from nominal<br>PWRGD<br>Threshold | 0.975 × (V <sub>ID</sub><br>-125 mV) | V <sub>ID</sub> –125 mV<br>or +2.6%<br>from nominal<br>PWRGD<br>Threshold | V | | $V_{\text{ID4}}$ | V <sub>ID3</sub> | V <sub>ID2</sub> | V <sub>ID1</sub> | V <sub>ID0</sub> | | | | | | | 1 | 1 | 1 | 1 | 0 | _ | 0.926 | 0.951 | 0.975 | V | **ELECTRICAL CHARACTERISTICS** (0°C < T<sub>A</sub> < 70°C; 0°C < T<sub>J</sub> < 125°C; 4.7 V < V<sub>CCL</sub> < 14 V; 8.0 V < V<sub>CCH</sub> < 20 V; C<sub>GATE(H)</sub> = 3.3 nF, C<sub>GATE(L)</sub> = 3.3 nF, R<sub>ROSC</sub> = 53.6 k, C<sub>COMP</sub> = 0.1 μF, C<sub>REF</sub> = 0.1 μF, DAC Code 10000, C<sub>VCC</sub> = 1.0 μF, I<sub>LIM</sub> $\geq$ 1.0 V; unless otherwise specified.) | Characteristic | | Test Conditions | Min | Тур | Max | Unit | | | | |----------------|-----------|-----------------|-----|-----|-----------------------------------|-------|-------|-------|----| | Power | Good O | utput | | | | | | | | | 1 | 1 | 1 | 0 | 1 | - | 0.950 | 0.975 | 1.000 | V | | 1 | 1 | 1 | 0 | 0 | - | 0.974 | 1.000 | 1.025 | V | | 1 | 1 | 0 | 1 | 1 | - | 0.998 | 1.024 | 1.050 | V | | 1 | 1 | 0 | 1 | 0 | - | 1.021 | 1.048 | 1.075 | V | | 1 | 1 | 0 | 0 | 1 | - | 1.045 | 1.073 | 1.100 | V | | 1 | 1 | 0 | 0 | 0 | - | 1.069 | 1.097 | 1.125 | V | | 1 | 0 | 1 | 1 | 1 | - | 1.093 | 1.122 | 1.150 | V | | 1 | 0 | 1 | 1 | 0 | - | 1.116 | 1.146 | 1.175 | V | | 1 | 0 | 1 | 0 | 1 | - | 1.140 | 1.170 | 1.200 | V | | 1 | 0 | 1 | 0 | 0 | - | 1.164 | 1.195 | 1.225 | V | | 1 | 0 | 0 | 1 | 1 | - | 1.188 | 1.219 | 1.250 | V | | 1 | 0 | 0 | 1 | 0 | - | 1.211 | 1.243 | 1.275 | V | | 1 | 0 | 0 | 0 | 1 | - | 1.235 | 1.268 | 1.300 | V | | 1 | 0 | 0 | 0 | 0 | - | 1.259 | 1.292 | 1.325 | V | | 0 | 1 | 1 | 1 | 1 | - | 1.283 | 1.316 | 1.350 | V | | 0 | 1 | 1 | 1 | 0 | - | 1.306 | 1.341 | 1.375 | V | | 0 | 1 | 1 | 0 | 1 | - | 1.330 | 1.365 | 1.400 | V | | 0 | 1 | 1 | 0 | 0 | - | 1.354 | 1.389 | 1.425 | V | | 0 | 1 | 0 | 1 | 1 | - | 1.378 | 1.414 | 1.450 | V | | 0 | 1 | 0 | 1 | 0 | - | 1.401 | 1.438 | 1.475 | V | | 0 | 1 | 0 | 0 | 1 | - | 1.425 | 1.463 | 1.500 | V | | 0 | 1 | 0 | 0 | 0 | - | 1.449 | 1.487 | 1.525 | V | | 0 | 0 | 1 | 1 | 1 | - | 1.473 | 1.511 | 1.550 | V | | 0 | 0 | 1 | 1 | 0 | - | 1.496 | 1.536 | 1.575 | V | | 0 | 0 | 1 | 0 | 1 | - | 1.520 | 1.560 | 1.600 | V | | 0 | 0 | 1 | 0 | 0 | - | 1.544 | 1.584 | 1.625 | V | | 0 | 0 | 0 | 1 | 1 | - | 1.568 | 1.609 | 1.650 | V | | 0 | 0 | 0 | 1 | 0 | - | 1.591 | 1.633 | 1.675 | V | | 0 | 0 | 0 | 0 | 1 | - | 1.615 | 1.658 | 1.700 | V | | 0 | 0 | 0 | 0 | 0 | - | 1.639 | 1.682 | 1.725 | V | | Switch | h Leakag | e Currer | nt | | PWRGD = 5.5 V<br>PWRGDS = 1.60 V | - | 0.1 | 10.0 | μΑ | | Delay | | | | | PWRGDS low to PWRGD low | 25 | 50 | 125 | μs | | Outpu | ıt Low Vo | ltage | | | PWRGDS = 1.0 V<br>IPWRGD = 4.0 mA | _ | 0.15 | 0.40 | V | **ELECTRICAL CHARACTERISTICS** (0°C < T<sub>A</sub> < 70°C; 0°C < T<sub>J</sub> < 125°C; 4.7 V < V<sub>CCL</sub> < 14 V; 8.0 V < V<sub>CCH</sub> < 20 V; C<sub>GATE(L)</sub> = 3.3 nF, C<sub>GATE(L)</sub> = 3.3 nF, R<sub>ROSC</sub> = 53.6 k, C<sub>COMP</sub> = 0.1 μF, C<sub>REF</sub> = 0.1 μF, DAC Code 10000, C<sub>VCC</sub> = 1.0 μF, I<sub>LIM</sub> $\ge$ 1.0 V; unless otherwise specified.) | Characteristic | Test Conditions | Min | Тур | Max | Unit | |----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | Voltage Feedback Error Amplifier | | | • | ll. | | | V <sub>FB</sub> Bias Current, (Note 2) | 0.9 V < V <sub>FB</sub> < 1.8 V | 5.5 | 6.0 | 6.5 | μΑ | | COMP Source Current | COMP = 0.5 V to 2.0 V;<br>V <sub>FB</sub> = 1.6 V; DAC = 00000 | 15 | 30 | 60 | μΑ | | COMP Sink Current | COMP = 0.5 V to 2.0 V;<br>V <sub>FB</sub> = 1.8 V; DAC = 00000 | 15 | 30 | 60 | μΑ | | COMP Discharge Threshold Voltage | - | 0.20 | 0.27 | 0.34 | V | | Transconductance | -10 μA < I <sub>COMP</sub> < +10 μA | - | 32 | _ | mmho | | Output Impedance | - | - | 2.5 | _ | МΩ | | Open Loop DC Gain | Note 3. | 60 | 90 | _ | dB | | Unity Gain Bandwidth | 0.01 μF COMP Capacitor | - | 400 | - | kHz | | PSRR @ 1.0 kHz | - | - | 70 | _ | dB | | COMP Max Voltage | V <sub>FB</sub> = 1.65 V COMP Open;<br>DAC = 00000 | 2.4 | 2.7 | - | V | | COMP Min Voltage | V <sub>FB</sub> = 1.8 V COMP Open;<br>DAC = 00000 | - | 0.1 | 0.2 | V | | Hiccup Latch Discharge Current | - | 2 | 5.0 | 10 | μА | | PWM Comparators | | | | ı | | | Minimum Pulse Width | Measured from CSx to GATE(H), $V(V_{FB}) = V(CS_{REF}) = 0 \text{ V}, \\ V(COMP) = 0.5 \text{ V}, 60 \text{ mV step} \\ \text{applied between } V_{CSX} \text{ and } V_{CREF}$ | - | 350 | 515 | ns | | Channel Startup Offset | $\begin{split} &V(\text{CS1}) = V(\text{CS2}) = V(\text{CS3}) = \\ &V(\text{V}_{\text{FB}}) = V(\text{CS}_{\text{REF}}) = 0 \text{ V};\\ &\text{Measure V(COMP) when}\\ &\text{GATE1(H), 2(H), 3(H) switch high} \end{split}$ | 0.3 | 0.4 | 0.5 | V | | GATE(H) and GATE(L) | | | | | | | High Voltage (AC) | (Note 3). Measure V <sub>CCLX</sub> –<br>GATE(L)<br>or V <sub>CCHX</sub> – GATE(H) | - | 0 | 1.0 | V | | Low Voltage (AC) | (Note 3). Measure GATE(L) or GATE(H) | - | 0 | 0.5 | V | | Rise Time GATE(H)x | 1.0 V < GATE < 8.0 V; V <sub>CCHX</sub> = 10 V | - | 35 | 80 | ns | | Rise Time GATE(L)x | 1.0 V < GATE < 8.0 V; V <sub>CCLX</sub> = 10 V | - | 35 | 80 | ns | | Fall Time GATE(H)x | 8.0 V > GATE > 1.0 V; V <sub>CCHX</sub> = 10 V | _ | 35 | 80 | ns | | Fall Time GATE(L)x | 8.0 V > GATE > 1.0 V; V <sub>CCLX</sub> = 10 V | - | 35 | 80 | ns | | GATE(H) to GATE(L) Delay | GATE(H) < 2.0 V, GATE(L) > 2.0 V | 30 | 65 | 110 | ns | | GATE(L) to GATE(H) Delay | GATE(L) < 2.0 V, GATE(H) > 2.0 V | 30 | 65 | 110 | ns | | GATE Pull-down | Force 100 $\mu$ A into GATE Driver with $V_{CCHX} = V_{CCLX} = 2.0 \text{ V}$ | - | 1.2 | 1.6 | V | <sup>2.</sup> The $V_{\mbox{\scriptsize FB}}$ Bias Current changes with the value of $R_{\mbox{\scriptsize ROSC}}$ per Figure 4. <sup>3.</sup> Guaranteed by design. Not tested in production. **ELECTRICAL CHARACTERISTICS** (0°C < $T_A$ < 70°C; 0°C < $T_J$ < 125°C; 4.7 V < $V_{CCL}$ < 14 V; 8.0 V < $V_{CCH}$ < 20 V; $C_{GATE(H)}$ = 3.3 nF, $C_{GATE(L)}$ = 3.3 nF, $R_{ROSC}$ = 53.6 k, $R_{ROSC}$ = 53.6 k, $R_{ROSC}$ = 0.1 $R_{ROSC}$ = 0.1 $R_{ROSC}$ = 0.1 $R_{ROSC}$ = 1.0 $R_{ROSC}$ = 1.0 V; unless otherwise specified.) | Characteristic | Test Conditions | Min | Тур | Max | Unit | |------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|------------------------|-------| | Oscillator | | | • | , | | | Switching Frequency | Measure any phase (R <sub>ROSC</sub> = 32.4 k) (Note 4) | 300 | 400 | 500 | kHz | | Switching Frequency | Measure any phase (R <sub>ROSC</sub> = 53.6 k) | 220 | 250 | 280 | kHz | | Switching Frequency | Measure any phase (R <sub>ROSC</sub> = 16.2 k)<br>(Note 4) | 600 | 800 | 1000 | kHz | | R <sub>OSC</sub> Voltage | - | _ | 1.00 | - | ٧ | | Phase Delay | - | 105 | 120 | 135 | deg | | Adaptive Voltage Positioning | | | | | | | V <sub>DRP</sub> Output Voltage to DAC <sub>OUT</sub> Offset | $CS1 = CS2 = CS3 = CS_{REF},$ $V_{FB} = COMP,$ $Measure V_{DRP} - COMP$ | <b>–15</b> | _ | 15 | mV | | Maximum V <sub>DRP</sub> Voltage | $ (\text{CS1} = \text{CS2} = \text{CS3}) = \text{CS}_{\text{REF}} = \\ 50 \text{ mV, V}_{\text{FB}} = \text{COMP,} \\ \text{Measure V}_{\text{DRP}} - \text{COMP} $ | 360 | 465 | 570 | mV | | Current Sense Amp to V <sub>DRP</sub> Gain | _ | 2.7 | 3.1 | 3.5 | V/V | | Current Sensing and Sharing | | | | | | | CS <sub>REF</sub> Input Bias Current | - | - | 0.6 | 2.0 | μΑ | | CS1-CS3 Input Bias Current | $V(CSx) = V(CS_{REF}) = 0 V$ | - | 0.2 | 2.0 | μΑ | | Current Sense Amplifiers Gain | - | 3.7 | 4.2 | 4.7 | V/V | | Current Sense Amp Mismatch | $0 \text{ V} \le (\text{CSx-CS}_{\text{REF}}) \le 50 \text{ mV}$ | -5.0 | _ | 5.0 | mV | | Current Sense Amplifiers Input<br>Common Mode Range Limit | (Note 4) | 0 | _ | V <sub>CCL</sub> – 2.0 | V | | Current Sense Input to I <sub>LIM</sub> Gain | 0.25 V < I <sub>LIM</sub> < 1.20 V | 5.0 | 6.5 | 8.0 | V/V | | Current Limit Filter Slew Rate | (Note 4) | 4.0 | 10 | 26 | mV/μs | | I <sub>LIM</sub> Bias Current | 0 V < I <sub>LIM</sub> < 1.0 V | _ | 0.1 | 1.0 | μА | | Single Phase Pulse by Pulse Current<br>Limit: V(CSx) – V(CS <sub>REF</sub> ) | - | 75 | 90 | 115 | mV | | Current Sense Amplifier Bandwidth | (Note 4) | 1.0 | _ | _ | MHz | | Reference Output | | | | | | | V <sub>REF</sub> Output Voltage | 0 mA < I(V <sub>REF</sub> ) < 1.0 mA | 3.15 | 3.25 | 3.35 | V | <sup>4.</sup> Guaranteed by design. Not tested in production. **ELECTRICAL CHARACTERISTICS** (0°C < T<sub>A</sub> < 70°C; 0°C < T<sub>J</sub> < 125°C; 4.7 V < V<sub>CCL</sub> < 14 V; 8.0 V < V<sub>CCH</sub> < 20 V; C<sub>GATE(H)</sub> = 3.3 nF, C<sub>GATE(L)</sub> = 3.3 nF, R<sub>ROSC</sub> = 53.6 k, C<sub>COMP</sub> = 0.1 μF, C<sub>REF</sub> = 0.1 μF, DAC Code 10000, C<sub>VCC</sub> = 1.0 μF, I<sub>LIM</sub> $\geq$ 1.0 V; unless otherwise specified.) | Characteristic | Test Conditions | Min | Тур | Max | Unit | |--------------------------------------|----------------------------------------|------|------|------|------| | General Electrical Specifications | | | 1 | 1 | | | V <sub>CCL</sub> Operating Current | V <sub>FB</sub> = COMP(no switching) | - | 22 | 26 | mA | | V <sub>CCL1</sub> Operating Current | V <sub>FB</sub> = COMP(no switching) | - | 4.0 | 5.5 | mA | | V <sub>CCL23</sub> Operating Current | V <sub>FB</sub> = COMP(no switching) | - | 8.0 | 11 | mA | | V <sub>CCH12</sub> Operating Current | V <sub>FB</sub> = COMP(no switching) | - | 5.5 | 7.0 | mA | | V <sub>CCH3</sub> Operating Current | V <sub>FB</sub> = COMP(no switching) | - | 2.5 | 3.5 | mA | | V <sub>CCL</sub> Start Threshold | GATEs switching, COMP charging | 4.05 | 4.50 | 4.70 | V | | V <sub>CCL</sub> Stop Threshold | GATEs stop switching, COMP discharging | 3.75 | 4.30 | 4.60 | V | | V <sub>CCL</sub> Hysteresis | GATEs not switching, COMP not charging | 100 | 200 | 300 | mV | | V <sub>CCH12</sub> Start Threshold | - | 3.2 | 3.5 | 3.8 | V | | V <sub>CCH12</sub> Stop Threshold | - | 2.9 | 3.2 | 3.5 | V | | V <sub>CCH12</sub> Start Hysteresis | _ | 200 | 300 | 400 | mV | # PACKAGE PIN DESCRIPTION | PACKAGE PIN # | PIN SYMBOL | FUNCTION | |---------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | COMP | Output of the error amplifier and input for the PWM comparators. | | 2 | $V_{FB}$ | Voltage Feedback Pin. To use Adaptive Voltage Positioning (AVP) select an offset voltage at light load and connect a resistor between $V_{FB}$ and $V_{OUT}$ . The input bias current of the $V_{FB}$ pin and the resistor value determine output voltage offset for zero output current. Short $V_{FB}$ to $V_{OUT}$ for no AVP. | | 3 | $V_{DRP}$ | Current sense output for AVP. The offset of this pin above the DAC voltage is proportional to the output current. Connect a resistor from this pin to $V_{FB}$ to set amount AVP or leave this pin open for no AVP. | | 4–6 | CS1-CS3 | Current sense inputs. Connect current sense network for the corresponding phase to each input. | | 7 | CS <sub>REF</sub> | Reference for current sense amplifiers. To balance input offset voltages between the inverting and noninverting inputs of the Current Sense Amplifiers, connect a resistor between $CS_{REF}$ and the output voltage. The value should be 1/3 of the value of the resistors connected to the $CSx$ pins. | | 8 | PWRGD | Power Good Output. Open collector output goes low when CS <sub>REF</sub> is out of regulation. | | 9–13 | $V_{\text{ID4}}$ – $V_{\text{ID0}}$ | Voltage ID DAC inputs. These pins are internally pulled up to 3.3 V if left open. | | 14 | PWRGDS | Power Good Sense. Connect to Output. | | 15 | I <sub>LIM</sub> | Sets threshold for current limit. Connect to reference through a resistive divider. | | 16 | REF | Reference output. Decouple with 0.1 μF to LGND. | | 17 | LGND | Return for internal control circuits and IC substrate connection. | | 18 | V <sub>CCH3</sub> | Power for GATE(H)3. | | 19 | Gate(H)3 | High side driver #3. | | 20 | GND3 | Return for #3 drivers. | | 21 | Gate(L)3 | Low side driver #3. | | 22 | V <sub>CCL23</sub> | Power for GATE(L)2 and GATE(L)3. | | 23 | Gate(L)2 | Low side driver #2. | | 24 | GND2 | Return for #2 driver. | | 25 | Gate(H)2 | High side driver #2. | | 26 | V <sub>CCH12</sub> | Power for GATE(H)1 and GATE(H)2. UVLO Sense for High Side Driver supply connects to this pin. | | 27 | Gate(H)1 | High side driver #1. | | 28 | GND1 | Return #1 drivers. | | 29 | Gate(L)1 | Low side driver #1. | | 30 | V <sub>CCL1</sub> | Power for GATE(L)1. | | 31 | V <sub>CCL</sub> | Power for internal control circuits and UVLO Sense for Logic. | | 32 | R <sub>OSC</sub> | A resistor from this pin to ground sets operating frequency and $\ensuremath{V_{\text{FB}}}$ bias current. | Figure 2. Block Diagram #### TYPICAL PERFORMANCE CHARACTERISTICS Figure 3. Oscillator Frequency Figure 4. $V_{\text{FB}}$ Bias Current vs. $R_{\text{ROSC}}$ Value Figure 5. Gate(H) Rise-time vs. Load Capacitance measured from 1.0 V to 4.0 V with $V_{CC}$ at 5.0 V. Figure 6. Gate(H) Fall-time vs. Load Capacitance measured from 4.0 V to 1.0 V with V<sub>CC</sub> at 5.0 V. Figure 7. Gate(L) Rise-time vs. Load Capacitance measured from 4.0 V to 1.0 V with $V_{CC}$ at 5.0 V. Figure 8. Gate(L) Fall-time vs. Load Capacitance measured from 4.0 V to 1.0 V with $V_{CC}$ at 5.0 V. #### **APPLICATIONS INFORMATION** #### FIXED FREQUENCY MULTI-PHASE CONTROL In a multi-phase converter, multiple converters are connected in parallel and are switched on at different times. This reduces output current from the individual converters and increases the apparent ripple frequency. Because several converters are connected in parallel, output current can ramp up or down faster than a single converter (with the same value output inductor) and heat is spread among multiple components. The CS5301 uses a three–phase, fixed frequency, Enhanced V<sup>2</sup> architecture. Each phase is delayed 120° from the previous phase. Normally GATE(H) transitions high at the beginning of each oscillator cycle. Inductor current ramps up until the combination of the current sense signal and the output ripple trip the PWM comparator and bring GATE(H) low. Once GATE(H) goes low, it will remain low until the beginning of the next oscillator cycle. While GATE(H) is high, the enhanced V<sup>2</sup> loop will respond to line and load transients. Once GATE(H) is low, the loop will not respond again until the beginning of the next cycle. Therefore, constant frequency Enhanced V<sup>2</sup> will typically respond within 1/3 of the off–time for a three–phase converter. The Enhanced $V^2$ architecture measures and adjusts current in each phase. An additional input (CS<sub>x</sub>) for inductor current information has been added to the $V^2$ loop for each phase as shown in Figure 9. Figure 9. Enhanced V<sup>2</sup> Feedback and Current Sense Scheme The inductor current is measured across R<sub>S</sub>, amplified by CSA and summed with the OFFSET and Output Voltage at the non-inverting input of the PWM comparator. The inductor current provides the PWM ramp and as inductor current increases the voltage on the positive pin of the PWM comparator rises and terminates the PWM cycle. If the inductor starts the cycle with a higher current, the PWM cycle will terminate earlier providing negative feedback. The CS5301 provides a $CS_x$ input for each phase, but the $CS_{REF}$ , $V_{FB}$ and COMP inputs are common to all phases. Current sharing is accomplished by referencing all phases to the same $V_{FB}$ and COMP pins, so that a phase with a larger current signal will turn off earlier than phases with a smaller current signal. Including both current and voltage information in the feedback signal allows the open loop output impedance of the power stage to be controlled. If the COMP pin is held steady and the inductor current changes, there must also be a change in the output voltage. Or, in a closed loop configuration when the output current changes, the COMP pin must move to keep the same output voltage. The required change in the output voltage or COMP pin depends on the scaling of the current feedback signal and is calculated as $$\Delta V = R_S \times CSA Gain \times \Delta I$$ The single-phase power stage output impedance is: Single Stage Impedance = $$\Delta V/\Delta I = R_S \times CSA$$ Gain. The multi-phase power stage output impedance is the single-phase output impedance divided by the number of phases. The output impedance of the power stage determines how the converter will respond during the first few µs of a transient before the feedback loop has repositioned the COMP pin. The peak output current of each phase can also be calculated from; $$I_{pkout} (per phase) = \frac{V_{COMP} - V_{FB} - V_{OFFSET}}{R_S \times CSA Gain}$$ Figure 10 shows the step response of a single phase with the COMP pin at a fixed level. Before T1 the converter is in normal steady state operation. The inductor current provides the PWM ramp through the Current Share Amplifier. The PWM cycle ends when the sum of the current signal, voltage signal and OFFSET exceed the level of the COMP pin. At T1 the output current increases and the output voltage sags. The next PWM cycle begins and the cycle continues longer than previously while the current signal increases enough to make up for the lower voltage at the V<sub>FB</sub> pin and the cycle ends at T2. After T2 the output voltage remains lower than at light load and the current signal level is raised so that the sum of the current and voltage signal is the same as with the original load. In a closed loop system the COMP pin would move higher to restore the output voltage to the original level. Figure 10. Open Loop Operation #### **Inductive Current Sensing** For lossless sensing, current can be sensed across the inductor as shown in Figure 11. In the diagram L is the output inductance and $R_L$ is the inherent inductor resistance. To compensate the current sense signal the values of R1 and C1 are chosen so that $L/R_L=R1\times C1.$ If this criteria is met the current sense signal will be the same shape as the inductor current, the voltage signal at $CS_x$ will represent the instantaneous value of inductor current and the circuit can be analyzed as if a sense resistor of value $R_L$ was used as a sense resistor $(R_S).$ Figure 11. Lossless Inductive Current Sensing with Enhanced V<sup>2</sup> When choosing or designing inductors for use with inductive sensing tolerances and temperature effects should be considered. Cores with a low permeability material or a large gap will usually have minimal inductance change with temperature and load. Copper magnet wire has a temperature coefficient of 0.39% per °C. The increase in winding resistance at higher temperatures should be considered when setting the $I_{LIM}$ threshold. If a more accurate current sense is required than inductive sensing can provide, current can be sensed through a resistor as shown in Figure 9. #### **Current Sharing Accuracy** PCB traces that carry inductor current can be used as part of the current sense resistance depending on where the current sense signal is picked off. For accurate current sharing, the current sense inputs should sense the current at the same point for each phase and the connection to the $CS_{REF}$ should be made so that no phase is favored. (In some cases, especially with inductive sensing, resistance of the pcb can be useful for increasing the current sense resistance.) The total current sense resistance used for calculations must include any pcb trace between the $CS_{x}$ inputs and the $CS_{REF}$ input that carries inductor current. Current Sense Amplifier Input Mismatch and the value of the current sense element will determine the accuracy of current sharing between phases. The worst case Current Sense Amplifier Input Mismatch is 5.0 mV and will typically be within 3.0 mV. The difference in peak currents between phases will be the CSA Input Mismatch divided by the current sense resistance. If all current sense elements are of equal resistance a 3.0 mV mismatch with a 2.0 m $\Omega$ sense resistance will produce a 1.5 A difference in current between phases. #### Operation at > 50% Duty Cycle For operation at duty cycles above 50% Enhanced $V^2$ will exhibit subharmonic oscillation unless a compensation ramp is added to each phase. A circuit like the one on the left side of Figure 12 can be added to each current sense network to implement slope compensation. The value of R1 can be varied to adjust the ramp size. Figure 12. External Slope Compensation Circuit #### Ramp Size and Current Sensing Because the current ramp is used for both the PWM ramp and to sense current, the inductor and sense resistor values will be constrained. A small ramp will provide a quick transient response by minimizing the difference over which the COMP pin must travel between light and heavy loads, but a steady state ramp of 25 mVp-p or greater is typically required to prevent pulse skipping and minimize pulse width jitter. For resistive current sensing, the combination of the inductor and sense resistor values must be chosen to provide a large enough steady state ramp. For large inductor values the sense resistor value must also be increased. For inductive current sensing, the RC network must meet the requirement of $L/R_L = R \times C$ to accurately sense the AC and DC components of the current the signal. Again the values for L and $R_L$ will be constrained in order to provide a large enough steady state ramp with a compensated current sense signal. A smaller L, or a larger $R_L$ than optimum might be required. But unlike resistive sensing, with inductive sensing, small adjustments can be made easily with the values of R and C to increase the ramp size if needed. If RC is chosen to be smaller (faster) than L/R<sub>L</sub>, the AC portion of the current sensing signal will be scaled larger than the DC portion. This will provide a larger steady state ramp, but circuit performance will be affected and must be evaluated carefully. The current signal will overshoot during transients and settle at the rate determined by $R \times C$ . It will eventually settle to the correct DC level, but the error will decay with the time constant of $R \times C$ . If this error is excessive it will effect transient response, adaptive positioning and current limit. During transients the COMP pin will be required to overshoot along with the current signal in order to maintain the output voltage. The V<sub>DRP</sub> pin will also overshoot during transients and possibly slow the response. Single phase overcurrent will trip earlier than it would if compensated correctly and hiccup mode current limit will have a lower threshold for fast rise step loads than for slowly rising output currents. The waveforms in Figure 13 show a simulation of the current sense signal and the actual inductor current during a positive step in load current with values of $L=500\,\text{nH},$ $R_L=1.6\,\text{m}\Omega,\,R1=20\,\text{k}$ and $C1=.01\,\mu\text{F}.$ For ideal current signal compensation the value of R1 should be 31 k $\Omega$ . Due to the faster than ideal RC time constant there is an overshoot of 50% and the overshoot decays with a 200 $\mu\text{s}$ time constant. With this compensation the $I_{LIM}$ pin threshold must be set more than 50% above the full load current to avoid triggering hiccup mode during a large output load step. Figure 13. Inductive Sensing waveform during a Step with Fast RC Time Constant (50 μs/div) #### **Current Limit** Two levels of overcurrent protection are provided. Any time the voltage on a Current Sense pin exceeds $CS_{REF}$ by more than the Single Phase Pulse by Pulse Current Limit, the PWM comparator for that phase is turned off. This provides fast peak current protection for individual phases. The outputs of all the currents are also summed and filtered to compare an averaged current signal to the voltage on the $I_{LIM}$ pin. If this voltage is exceeded, the fault latch trips and the Soft Start capacitor is discharged by a 5.0 $\mu$ A source until the COMP pin reaches 0.2 V. Then Soft Start begins. The converter will continue to operate in this mode until the fault condition is corrected. #### **Overvoltage Protection** Overvoltage protection (OVP) is provided as a result of the normal operation of the Enhanced $V^2$ control topology with synchronous rectifiers. The control loop responds to an overvoltage condition within 400 ns, causing the top MOSFET's to shut off and the synchronous MOSFET's to turn on. This results in a "crowbar" action to clamp the output voltage and prevent damage to the load. The regulator will remain in this state until the overvoltage condition ceases or the input voltage is pulled low. #### **UVLO** The CS5301 has undervoltage lockout functions connected to two pins. One intended for the logic and low–side drivers with a 4.5 V turn–on threshold is connected to the $V_{CCL}$ pin. A second for the high side drivers has a 3.5 V threshold and is connected to the $V_{CCH12}$ pin. The UVLO threshold for the high side drivers was chosen at a low value to allow for flexibility in the part. In many applications this function will be disabled or will only check that the applicable supply is on – not that is at a high enough voltage to run the converter. For the 12 VIN converter (see Figure 1) the UVLO pin for the high side driver is pulled up by the 5.0 V supply (through two diode drops) and the function is not used. The diode between the COMP pin and the 12 V supply holds the COMP pin near GND and prevents start—up while the 12 V supply is off. In an application where a higher UVLO threshold is necessary a circuit like the one in Figure 15 will lock out the converter until the 12 V supply exceeds 8.0 V. #### **VID Codes and Power Good** The internal VID and DAC<sub>OUT</sub> levels are set up so that the reference for the control loop is nominally 125 mV below the VID code (see the block diagram). The nominal lower Power Good threshold is 2.5% below the DAC<sub>OUT</sub> level. The nominal upper Power Good threshold is fixed at 2.0 V for all VID codes. This scheme is intended to select the VID level as the maximum output voltage and the DAC<sub>OUT</sub> level as the minimum output voltage. # TRANSIENT RESPONSE AND ADAPTIVE POSITIONING For applications with fast transient currents the output filter is frequently sized larger than ripple currents require in order to reduce voltage excursions during transients. Adaptive voltage positioning can reduce peak—peak output voltage deviations during load transients and allow for a smaller output filter. The output voltage can be set higher at light loads to reduce output voltage sag when the load current is stepped up and set lower during heavy loads to reduce overshoot when the load current is stepped up. For low current applications a droop resistor can provide fast accurate adaptive positioning. However, at high currents the loss in a droop resistor becomes excessive. For example; in a 50 A converter a 1.0 m $\Omega$ resistor to provide a 50 mV change in output voltage between no load and full load would dissipate 2.5 Watts. Lossless adaptive positioning is an alternative to using a droop resistor, but must respond quickly to changes in load current. Figure 14 shows how adaptive positioning works. The waveform labeled normal shows a converter without adaptive positioning. On the left, the output voltage sags when the output current is stepped up and later overshoots when current is stepped back down. With fast (ideal) adaptive positioning the peak to peak excursions are cut in half. In the slow adaptive positioning waveform the output voltage is not repositioned quickly enough after current is stepped up and the upper limit is exceeded. Figure 14. Adaptive Positioning The CS5301 uses two methods to provide fast and accurate adaptive positioning. For low frequency positioning the VFB and VDRP pins are used to adjust the output voltage with varying load currents. For high frequency positioning, the current sense input pins can be used to control the power stage output impedance. The transition between fast and slow positioning is adjusted by the error amp compensation. The CS5301 can be configured to adjust the output voltage based on the output current of the converter, as shown in Figure 1. To set the no–load positioning, a resistor (R9) is placed between the output voltage and $V_{FB}$ pin. The $V_{FB}$ bias current will develop a voltage across the resistor to decrease the output voltage. The $V_{FB}$ bias current is dependent on the value of $R_{ROSC}$ , as shown in Figure 4. During no load conditions the $V_{DRP}$ pin is at the same voltage as the $V_{FB}$ pin, so none of the $V_{FB}$ bias current flows through the $V_{DRP}$ resistor (R8). When output current increases the $V_{DRP}$ pin increases proportionally and the $V_{DRP}$ pin current offsets the $V_{FB}$ bias current and causes the output voltage to further decrease. The $V_{FB}$ and $V_{DRP}$ pins take care of the slower and DC voltage positioning. The first few $\mu s$ are controlled primarily by the ESR and ESL of the output filter. The transition between fast and slow positioning is controlled by the ramp size and the error amp compensation. If the ramp size is too large or the error amp too slow there will be a long transition to the final voltage after a transient. This will be most apparent with lower capacitance output filters. Note: Large levels of adaptive positioning can cause pulse width jitter. #### **Error Amp Compensation** The transconductance error amplifier can be configured to provide both a slow soft–start and a fast transient response. C4 in Figure 1 controls soft–start. A 0.1 $\mu$ F capacitor with the 30 $\mu$ A error amplifier output capability will allow the output to ramp up at 0.3 V/ms or 1.5 V in 5.0 ms. R10 is connected in series with C4 to allow the error amplifier to slew quickly over a narrow range during load transients. Here the 30 $\mu$ A error amplifier output capability works against 10 k $\Omega$ (R10) to limit the window of fast slewing to 300 mV – enough to allow for fast transients, but not enough to interfere with soft–start. This window will be noticeable as a step in the COMP pin voltage at startup. The size of this step must be kept smaller than the Channel Startup Offset (nominally 0.4 V) for proper soft–start operation. If adaptive positioning is used the R9 and R8 form a divider with the $V_{DRP}$ end held at the DAC voltage during startup, which effectively makes the Channel Startup Offset larger. C12 is included for error amp stability. A capacitive load is required on the error amp output. Use of values less than 1.0 nF may result in error amp oscillation of several MHz. C11 and the parallel resistance of the $V_{FB}$ resistor (R9) and the $V_{DRP}$ resistor (R8) are used to roll off the error amp gain. The gain is rolled off at high enough frequency to give a quick transient response, but low enough to cross zero dB well below the switching frequency to minimize ripple and noise on the COMP pin. Figure 15. External UVLO Circuit #### **Layout Guidelines** With the fast rise, high output currents of microprocessor applications, parasitic inductance and resistance should be considered when laying out the power, filter and feedback signal sections of the board. Typically, a multi-layer board with at least one ground plane is recommended. If the layout is such that high currents can exist in the ground plane underneath the controller or control circuitry, the ground plane can be slotted to reroute the currents away from the controller. The slots should typically not be placed between the controller and the output voltage or in the return path of the gate drive. Additional power and ground planes or islands can be added as required for a particular layout. Output filter components should be placed on wide planes connected directly to the load to minimize resistive drops during heavy loads and inductive drops and ringing during transients. If required, the planes for the output voltage and return can be interleaved to minimize inductance between the filter and load. Voltage feedback should be taken from a point of the output or the output filter that doesn't favor any one phase. If the feedback connection is closer to one inductor than the others the ripple associated with that phase may appear larger than the ripple associated with the other phases and poor current sharing can result. The current sense signal is typically tens of milli-volts. Noise pick-up should be avoided wherever possible. Current feedback traces should be routed away from noisy areas such as switch nodes and gate drive signals. The paths should be matched as well as possible. It is especially important that all current sense signals be picked off at similar points for accurate current sharing. If the current signal is taken from a place other than directly at the inductor any additional resistance between the pick-off point and the inductor appears as part of the inherent inductor resistance and should be considered in design calculations. Capacitors for the current feedback networks should be placed as close to the current sense pins as practical. #### **DESIGN PROCEDURE** # Current Sensing, Power Stage and Output Filter Components Choose the output filter components to meet peak transient requirements. The formula below can be used to provide an approximate starting point for capacitor choice, but will be inadequate to calculate actual values. $$\Delta V_{PFAK} = (\Delta I/\Delta T) \times ESL + \Delta I \times ESR$$ Ideally the output filter should be simulated with models including ESR, ESL, circuit board parasitics and delays due to switching frequency and converter response. Typically both bulk capacitance (electrolytic, Oscon, etc.,) and low impedance capacitance (ceramic chip) will be required. The bulk capacitance provides "hold up" during the converter response. The low impedance capacitance reduces steady state ripple and bypasses the bulk capacitance during slewing of output current. 2. For inductive current sensing (only) choose the current sense network RC to provide a 25 mV minimum ramp during steady state operation. $$R = (V_{IN} - V_{OUT}) \times \frac{V_{OUT}/V_{IN}}{f \times C \times 25 \text{ mV}}$$ Then choose the inductor value and inherent resistance to satisfy $L/R_L = R \times C$ . For ideal current sense compensation the ratio of L and $R_L$ is fixed, so the values of L and $R_L$ will be a compromise typically with the maximum value $R_L$ limited by conduction losses or inductor temperature rise and the minimum value of L limited by ripple current. 3. For resistive current sensing choose L and $R_S$ to provide a steady state ramp greater than 25 mV. $$L/R_S = (V_{IN} - V_{OUT}) \times \frac{V_{OUT}/V_{IN}}{f \times 25 \text{ mV}}$$ Again the ratio of L and $R_L$ is fixed and the values of L and $R_S$ will be a compromise. 4. Calculate the high frequency output impedance (ConverterZ) of the converter during transients. This is the impedance of the Output filter ESR in parallel with the power stage output impedance (PwrstgZ) and will indicate how far from the original level (ΔVR) the output voltage will typically recover to within one switching cycle. For a good transient response ΔVR should be less than the peak output voltage overshoot or undershoot. $$\Delta VR = ConverterZ \times I_{OUT}$$ $$ConverterZ = \frac{PwrstgZ \times ESR}{PwrstgZ + ESR}$$ where: $$PwrstgZ = R_S \times CSA Gain/3$$ Multiply the converterZ by the output current step size to calculate where the output voltage should recover to within the first switching cycle after a transient. If the ConverterZ is higher than the value required to recover to where the adaptive positioning is set the remainder of the recovery will be controlled by the error amp compensation and will typically recover in 10–20 µs. $$\Delta VR = \Delta I_{OUT} \times ConverterZ$$ Make sure that $\Delta VR$ is less than the expected peak transient for a good transient response. Adjust L and R<sub>L</sub> or R<sub>S</sub> as required to meet the best combination of transient response, steady state output voltage ripple and pulse width jitter. #### **Current Limit** When the sum of the Current Sense amplifiers ( $V_{ITOTAL}$ ) exceeds the voltage on the $I_{LIM}$ pin the part will enter hiccup mode. For inductive sensing the $I_{LIM}$ pin voltage should be set based on the inductor resistance (or current sense resistor) at max temperature and max current. To set the level of the $I_{LIM}$ pin: 6. VILIM = where: R is $R_L$ or $R_{S_1}$ I<sub>OUT(LIM)</sub> is the current limit threshold. For the overcurrent to work properly the inductor time constant (L/R) should be $\leq$ the Current sense RC. If the RC is too fast, during step loads the current waveform will appear larger than it is (typically for a few hundred $\mu$ s) and may trip the current limit at a level lower than the DC limit. #### **Adaptive Positioning** To set the amount of voltage positioning above the DAC setting at no load connect a resistor (R<sub>VFB</sub>) between the output voltage and the V<sub>FB</sub> pin. Choose R<sub>VFB</sub> as; See Figure 4 for V<sub>FB</sub> Bias Current. 8. To set the difference in output voltage between no load and full load, connect a resistor (R<sub>VDRP</sub>) between the V<sub>DRP</sub> and V<sub>FB</sub> pins. R<sub>VDRP</sub> can be calculated in two steps. First calculate the difference between the V<sub>DRP</sub> and V<sub>FB</sub> pin at full load. (The V<sub>FB</sub> voltage should be the same as the DAC voltage during closed loop operation.) Then choose the R<sub>VDRP</sub> to source enough current across R<sub>VFB</sub> for the desired change in output voltage. $$\Delta V_{VDRP} = R \times I_{OUT} \times CS$$ to $V_{DRP}$ Gain where: $R = R_L$ or $R_S$ for one phase; $I_{OUT}$ is the full load output current. $$RVDRP = \Delta VVDRP \times RV(FB)/\Delta VOUT$$ # **DESIGN EXAMPLE** Choose the component values for lossless current sensing, adaptive positioning and current limit for a 250 kHz, 1.55 V, 60 A converter. The VID code is set to 1.6 V. Adaptive positioning is set for 100 mV above DAC<sub>OUT</sub> (or 25 mV below VID) at no load and 75 mV below the no load position with a 60 A load. The peak output voltage transient should be less than 100 mV during a 60 A step current. The overcurrent limit is nominally 75 A. # **Current Sensing, Power Stage and Output Filter Components** - 1. Assume 1.5 m $\Omega$ of output filter ESR. - 2. Choose C = 0.01 $\mu$ F $$\begin{split} R &= (V_{IN} - V_{OUT}) \times \frac{V_{OUT}/V_{IN}}{f \times C \times 25 \text{ mV}} \\ &= (12 - 1.55) \times \frac{1.55/12}{250 \text{ k} \times 0.01 \text{ } \mu\text{F} \times 25 \text{ mV}} \\ &= 21.5 \text{ k}\Omega \Rightarrow \text{Choose } 20 \text{ k}\Omega \\ \text{L/R}_{L} &= R \times C = 20 \text{ k}\Omega \times 0.01 \text{ } \mu\text{F} = 200 \text{ } \mu\text{s} \\ \text{Choose } R_{L} = 2.0 \text{ } m\Omega \\ \text{L} &= R_{L} \times R \times C = 2.0 \text{ } m\Omega \times 200 \text{ } \mu\text{s} = 400 \text{ } \text{nH} \end{split}$$ - 3 n/s - 4. PwrstgZ = R<sub>L</sub> × CSA Gain/3 = $2.0 \text{ m}\Omega \times 4.2/3.0 = 2.8 \text{ m}\Omega$ $$\begin{aligned} \text{ConverterZ} &= \frac{\text{PwrstgZ} \times \text{ESR}}{\text{PwrstgZ} + \text{ESR}} \\ &= \frac{2.8 \text{ m}\Omega \times 1.5 \text{ m}\Omega}{2.8 \text{ m}\Omega + 1.5 \text{ m}\Omega} \cong \text{1.0 m}\Omega \end{aligned}$$ $\Delta VR = ConverterZ \times IOUT$ = 1.0 m\Omega \times 60 A = 60 mV 5. n/a #### **Current Limit** 6. VILIM = R<sub>L</sub> × I<sub>OUT</sub>(LIM) × CS to I<sub>LIM</sub> Gain = $2.0 \text{ m}\Omega \times 75 \text{ A} \times 6.5$ = 975 mV ## **Adaptive Positioning** 7. RVFB = NL Position/VFB Bias Current = $100 \text{ mV}/6.0 \mu A = 16.7 \text{ k}\Omega$ 8. $\Delta V_{DRP} = R_L \times I_{OUT}$ $\times$ Current Sense to VDRP Gain $= 2.0 \text{ m}\Omega \times 60 \text{ A} \times 3.1$ = 372 mV $R_{VDRP} = \Delta V_{DRP} \times R_{VFB}/\Delta V_{OUT}$ $= 372 \text{ mV} \times 16.7 \text{ k}\Omega/75 \text{ mV}$ $= 82 \text{ k}\Omega$ Figure 16. Additional Application Diagram, 12 V to 1.75 V, 45 A for AMD Athlon™ Processor #### PACKAGE DIMENSIONS SO-32WB DW SUFFIX CASE 751P-01 ISSUE O #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - 2. CONTROLLING DIMENSION: MILLIMETER. - 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION. - 4. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE. - 5. DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIMETERS | | | | |-----|-------------|-------|--|--| | DIM | MIN | MAX | | | | Α | 2.29 | 2.54 | | | | A1 | 0.10 | 0.25 | | | | В | 0.36 | 0.51 | | | | С | 0.15 | 0.32 | | | | D | 20.57 | 20.88 | | | | E | 7.42 | 7.60 | | | | G | 1.27 | BSC | | | | Н | 10.29 | 10.64 | | | | L | 0.53 | 1.04 | | | | м | 0 ° | 8° | | | $V^2$ is a trademark of Switch Power, Inc. Pentium is a registered trademark of Intel Corporation. AMD Athlon is a trademark of Advanced Micro Devices, Inc. ON Semiconductor and the registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850 ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative.