

Is Now Part of



# **ON Semiconductor**®

To learn more about ON Semiconductor, please visit our website at <u>www.onsemi.com</u>

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor dates sheds, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor dates sheds and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use on similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor and its officers, employees, subsidiaries, affliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out or i, directly or indirectly, any lange of the applicatio customer's to unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the



March 2015

# Dual N & P-Channel PowerTrench<sup>®</sup> MOSFET N-Channel: 40V, 20A, 24m $\Omega$ P-Channel: -40V, -20A, 54m $\Omega$

#### Features

Q1: N-Channel

- Max  $r_{DS(on)} = 24m\Omega$  at  $V_{GS} = 10V$ ,  $I_D = 9.0A$
- Max  $r_{DS(on)} = 30m\Omega$  at  $V_{GS} = 4.5V$ ,  $I_D = 7.0A$

#### Q2: P-Channel

- Max  $r_{DS(on)} = 54m\Omega$  at  $V_{GS} = -10V$ ,  $I_D = -6.5A$
- Max  $r_{DS(on)} = 70m\Omega$  at  $V_{GS} = -4.5V$ ,  $I_D = -5.6A$
- Fast switching speed
- RoHS Compliant



## **General Description**

These dual N and P-Channel enhancement mode Power MOSFETs are produced using Fairchild Semiconductor's advanced PowerTrench- process that has been especially tailored to minimize on-state resistance and yet maintain superior switching performance.

#### Application

- Inverter
- H-Bridge





#### Dual DPAK 4L

## **MOSFET Maximum Ratings** T<sub>C</sub> = 25°C unless otherwise noted

| Symbol                            | Parameter                                        |                               | Q1     | Q2   | Units |  |
|-----------------------------------|--------------------------------------------------|-------------------------------|--------|------|-------|--|
| V <sub>DS</sub>                   | Drain to Source Voltage                          |                               | 40     | -40  | V     |  |
| V <sub>GS</sub>                   | Gate to Source Voltage                           |                               | ±20    | ±20  | V     |  |
|                                   | Drain Current - Continuous (Package Limited)     |                               | 20     | -20  |       |  |
|                                   | - Continuous (Silicon Limited)                   | $T_C = 25^{\circ}C$           | 26     | -20  | A     |  |
| D                                 | - Continuous                                     | $T_A = 25^{\circ}C$           | 9.0    | -6.5 | A     |  |
|                                   | - Pulsed                                         |                               | 55     | -40  | 1     |  |
|                                   | Power Dissipation for Single Operation           | $T_C = 25^{\circ}C$ (Note 1)  | 30     | 35   |       |  |
| PD                                |                                                  | $T_A = 25^{\circ}C$ (Note 1a) |        |      | W     |  |
|                                   |                                                  | $T_A = 25^{\circ}C$ (Note 1b) |        |      | 1     |  |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy                    | (Note 3)                      | 29     | 33   | mJ    |  |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range |                               | -55 to | +150 | °C    |  |

# **Thermal Characteristics**

| $R_{	ext{	heta}JC}$ | Thermal Resistance, Junction to Case, Single Operation for Q1 | (Note 1) | 4.1 | °C/W |  |
|---------------------|---------------------------------------------------------------|----------|-----|------|--|
| $R_{	ext{	heta}JC}$ | Thermal Resistance, Junction to Case, Single Operation for Q2 | (Note 1) | 3.5 | C/VV |  |

## Package Marking and Ordering Information

| Device Marking | Device   | Package   | Reel Size | Tape Width | Quantity   |
|----------------|----------|-----------|-----------|------------|------------|
| FDD8424H       | FDD8424H | TO-252-4L | 13"       | 16mm       | 2500 units |

| Symbol                                    | Parameter                                                   | Test Conditions                                                                 | Tuno     | Min        | Turn                 | Max                  | Units    |
|-------------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------|----------|------------|----------------------|----------------------|----------|
|                                           |                                                             | lest conditions                                                                 | Туре     | WIIII      | Тур                  | Wax                  | Units    |
| Off Chara                                 | cteristics                                                  |                                                                                 |          | 1          |                      |                      |          |
| BV <sub>DSS</sub>                         | Drain to Source Breakdown Voltage                           | $I_D = 250 \mu A, V_{GS} = 0 V$<br>$I_D = -250 \mu A, V_{GS} = 0 V$             | Q1<br>Q2 | 40<br>-40  |                      |                      | V        |
| ΔΒV <sub>DSS</sub><br>ΔΤ <sub>J</sub>     | Breakdown Voltage Temperature<br>Coefficient                | $I_D = 250\mu A$ , referenced to 25°C<br>$I_D = -250\mu A$ , referenced to 25°C | Q1<br>Q2 |            | 34<br>-32            |                      | mV/°C    |
| I <sub>DSS</sub>                          | Zero Gate Voltage Drain Current                             | $V_{DS} = 32V, V_{GS} = 0V$<br>$V_{DS} = -32V, V_{GS} = 0V$                     | Q1<br>Q2 |            |                      | 1<br>-1              | μΑ       |
| I <sub>GSS</sub>                          | Gate to Source Leakage Current                              | $V_{GS} = \pm 20V, V_{DS} = 0V$                                                 | Q1<br>Q2 |            |                      | ±100<br>±100         | nA<br>nA |
| On Chara                                  | cteristics                                                  |                                                                                 |          | <u> </u>   | <u> </u>             |                      | ļ        |
|                                           |                                                             | $V_{GS} = V_{DS}, I_{D} = 250 \mu A$                                            | Q1       | 1          | 1.7                  | 3                    |          |
| V <sub>GS(th)</sub>                       | Gate to Source Threshold Voltage                            | $V_{GS} = V_{DS}, I_{D} = -250 \mu A$                                           | Q2       | -1         | -1.6                 | -3                   | V        |
| $\frac{\Delta V_{GS(th)}}{\Delta T_{,l}}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | $I_D = 250\mu$ A, referenced to 25°C<br>$I_D = -250\mu$ A, referenced to 25°C   | Q1<br>Q2 |            | -5.3<br>4.8          |                      | mV/°C    |
|                                           |                                                             | $V_{GS} = 10V, I_D = 9.0A$<br>$V_{GS} = 4.5V, I_D = 7.0A$                       | Q1       |            | 19<br>23             | 24<br>30             |          |
| r <sub>DS(on)</sub>                       | Static Drain to Source On Resistance                        |                                                                                 | Q2       |            | 29<br>42<br>58<br>62 | 37<br>54<br>70<br>80 | - mΩ     |
| 9 <sub>FS</sub>                           | Forward Transconductance                                    | $V_{DS} = 5V, I_D = 9.0A$<br>$V_{DS} = -5V, I_D = -6.5A$                        | Q1<br>Q2 |            | 29<br>13             |                      | S        |
| Dynamic                                   | Characteristics                                             |                                                                                 |          |            |                      |                      |          |
| C <sub>iss</sub>                          | Input Capacitance                                           | Q1<br>V <sub>DS</sub> = 20V, V <sub>GS</sub> = 0V, f = 1MHZ                     | Q1<br>Q2 |            | 750<br>1000          | 1000<br>1330         | pF       |
| C <sub>oss</sub>                          | Output Capacitance                                          | Q2                                                                              | Q1<br>Q2 |            | 115<br>140           | 155<br>185           | pF       |
| C <sub>rss</sub>                          | Reverse Transfer Capacitance                                | V <sub>DS</sub> = -20V, V <sub>GS</sub> = 0V, f = 1MHZ                          | Q1<br>Q2 |            | 75<br>75             | 115<br>115           | pF       |
| R <sub>g</sub>                            | Gate Resistance                                             | f = 1MHz                                                                        | Q1<br>Q2 | 0.1<br>0.1 | 1.1<br>3.3           | 3.3<br>9.9           | Ω        |
| Switching                                 | g Characteristics                                           |                                                                                 |          |            |                      |                      |          |
| t <sub>d(on)</sub>                        | Turn-On Delay Time                                          | Q1                                                                              | Q1<br>Q2 |            | 7<br>7               | 14<br>14             | ns       |
| t <sub>r</sub>                            | Rise Time                                                   | $V_{DD} = 20V, I_D = 9.0A, \\ V_{GS} = 10V, R_{GEN} = 6\Omega$                  | Q1<br>Q2 |            | 13<br>3              | 24<br>10             | ns       |
| t <sub>d(off)</sub>                       | Turn-Off Delay Time                                         | $Q^2$                                                                           | Q1<br>Q2 |            | 17<br>20             | 31<br>36             | ns       |
| t <sub>f</sub>                            | Fall Time                                                   | $V_{DD} = -20V, I_D = -6.5A,$<br>$V_{GS} = -10V, R_{GEN} = 6\Omega$             | Q1<br>Q2 |            | 6<br>3               | 12<br>10             | ns       |
| Q <sub>g(TOT)</sub>                       | Total Gate Charge                                           | Q1                                                                              | Q1<br>Q2 |            | 14<br>17             | 20<br>24             | nC       |
| Q <sub>gs</sub>                           | Gate to Source Charge                                       | $V_{GS} = 10V, V_{DD} = 20V, I_D = 9.0A$                                        | Q1<br>Q2 |            | 2.3<br>3.0           |                      | nC       |
| Q <sub>gd</sub>                           | Gate to Drain "Miller" Charge                               | Q2<br>V <sub>GS</sub> = -10V, V <sub>DD</sub> = -20V, I <sub>D</sub> = -6.5A    | Q1<br>Q2 |            | 3.2<br>3.6           |                      | nC       |

| Symbol          | Parameter                                                     | Test Conditions                              |                    | Туре     | Min | Тур          | Max         | Units |
|-----------------|---------------------------------------------------------------|----------------------------------------------|--------------------|----------|-----|--------------|-------------|-------|
| Drain-So        | urce Diode Characteristics                                    |                                              |                    |          |     |              |             |       |
| I <sub>S</sub>  | Maximum Continuous Drain to Source Diode Forward Current      |                                              | Q1<br>Q2           |          |     | 20<br>-20    | А           |       |
| I <sub>SM</sub> | Maximum Pulsed Drain to Source Diode Forward Current (Note 2) |                                              | Q1<br>Q2           |          |     | 55<br>-40    | А           |       |
| V <sub>SD</sub> | Source to Drain Diode Forward Voltage                         | 00 / 0                                       | Note 2)<br>Note 2) | Q1<br>Q2 |     | 0.87<br>0.88 | 1.2<br>-1.2 | V     |
| t <sub>rr</sub> | Reverse Recovery Time                                         | Q1<br>I <sub>F</sub> = 9.0A, di/dt = 100A/s  |                    | Q1<br>Q2 |     | 25<br>29     | 38<br>44    | ns    |
| Q <sub>rr</sub> | Reverse Recovery Charge                                       | Q2<br>I <sub>F</sub> = -6.5A, di/dt = 100A/s | -                  | Q1<br>Q2 |     | 19<br>29     | 29<br>44    | nC    |

#### Notes:

1. R<sub>0JA</sub> is determined with the device mounted on a 1in<sup>2</sup> pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material. R<sub>0JC</sub> is guaranteed by design while R<sub>0CA</sub> is determined by the user's board design.



a. 40°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper

Scale 1 : 1 on letter size paper



b. 96°C/W when mounted on a minimum pad of 2 oz copper

b. 96°C/W when mounted on a minimum pad of 2 oz copper



a. 40°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper

Scale 1 : 1 on letter size paper

2. Pulse Test: Pulse Width < 300 $\mu$ s, Duty cycle < 2.0%. 3. Starting T<sub>J</sub> = 25°C, N-ch: L = 0.3mH, I<sub>AS</sub> = 14A, V<sub>DD</sub> = 40V, V<sub>GS</sub> = 10V; P-ch: L = 0.3mH, I<sub>AS</sub> = -15A, V<sub>DD</sub> = -40V, V<sub>GS</sub> = -10V.

©2013 Fairchild Semiconductor Corporation FDD8424H Rev.1.5



4



www.fairchildsemi.com

FDD8424H Dual N & P-Channel PowerTrench<sup>®</sup> MOSFET











FDD8424H Dual N & P-Channel PowerTrench<sup>®</sup> MOSFET



**DETAIL A** SCALE 2:1





NOTES: UNLESS OTHERWISE SPECIFED

- A. THIS PACKAGE CONFORMS TO JEDEC, TO252 VARIATION AD.
- **B. ALL DIMENSIONS ARE IN MILLIMETERS.** C. DIMENSIONS ARE EXCLUSIVE OF BURRS,
- MOLD FLASH AND TIE BAR PROTRUSIÓNS D. HEATSINK TOP EDGE COULD BE IN CHAMFERED CORNERS OR EDGE PROTRUSION.
- E. DIMENSIONS AND TOLERANCES AS PER ASME Y14.5-2009.
- E EXCEPTION TO TO-252 STANDARD. G. FILE NAME: TO252B05REV3 H. FAIRCHILDSEMICONDUCTOR /F

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor haves against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly ori indirectly, any claim of personal injury or death

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

© Semiconductor Components Industries, LLC