| Notification Number: 202  |              |             | 20711      | 1001.0 Notification Date: |               | Jul   | July 22, 2022    |             |
|---------------------------|--------------|-------------|------------|---------------------------|---------------|-------|------------------|-------------|
| Title:                    | Datasheet fo | or DRV824   | 3-Q1,      | DRV8244-C                 | 1, and DRV824 | 5-Q1  |                  |             |
| Customer Contact: PCN Mar |              |             | ager       |                           | De            | ot:   | Quality Services |             |
| Change                    | Туре:        |             |            |                           |               |       |                  |             |
| Ass                       | embly Site   |             |            | Design                    |               |       | Wafer            | Bump Site   |
| Assembly Process          |              | $\boxtimes$ | Data Shee  | et                        |               | Wafer | Bump Material    |             |
| Assembly Materials        |              |             | Part numb  | er change                 |               | Wafer | Bump Process     |             |
| Mechanical Specification  |              | cation      |            | Test Site                 |               |       | Wafer            | Fab Site    |
| Packing/Shipping/Labeling |              |             | Test Proce | ess                       |               | Wafer | Fab Materials    |             |
|                           |              |             |            |                           |               |       | Wafer            | Fab Process |

## **Notification Details**

## **Description of Change:**

Texas Instruments Incorporated is announcing an information only notification. The product datasheet(s) is being updated as summarized below. The following change history provides further details.



DRV8243-Q1 SLVSG23B – DECEMBER 2021 – REVISED JULY 2022

| Changes from Revision A (January 2022) to Revision B (July 2022)                                  | Page      |
|---------------------------------------------------------------------------------------------------|-----------|
| Device comparison - Removed pre-production information, slew rate and off-state diagnostic        | s feature |
| exceptions for DRV8245HRXZQ1 and DRV8244SRYJQ1                                                    | 3         |
| Corrected pin name typo for PH/IN2                                                                | 10        |
| <ul> <li>EC table - R<sub>LVL3of3</sub> for MODE pin increased to 250 KΩ minimum</li> </ul>       |           |
| EC table - Updated typical R <sub>ON</sub> values                                                 |           |
| Typical characteristics - Corrected FET RON plot, improved AIPROPI plot                           | 26        |
| Block diagram for P-variant - Corrected VDD pin typo                                              |           |
| Feature description for PWM mode - Removed pre-production information                             |           |
| • Feature description for Register - Pin control - Removed pre-production information             |           |
| · Feature description for SR - Removed pre-production information and duplication of SR table     |           |
| table instead)                                                                                    |           |
| · Feature description for ITRIP regulation - Removed pre-production information, added note of    |           |
| levels using external DAC                                                                         |           |
| • Feature description for DIAG pin (HW variant only) - Corrected behavior for LVL5 setting        |           |
| · Feature description update for OLA - Added clarification on fault clearing when drive direction |           |
| Functional states - Removed pre-production information                                            |           |
| SDO frame - Removed pre-production information                                                    |           |
| User registers - Removed pre-production information                                               |           |
| Typical application - Added recommendations for EMC                                               |           |



DRV8244-Q1

| _  | INSTRUMENTS SL                                                                                                                              | /SG24B – NOVEMBER 2021 – REVISED JULY 2022 |
|----|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|
| Ch | anges from Revision A (January 2022) to Revision B (July 2022)                                                                              | Page                                       |
| •  | Device comparison - Removed pre-production information, slew rate and                                                                       |                                            |
| •  | exceptions for DRV8245HRXZQ1 and DRV8244SRYJQ1                                                                                              |                                            |
|    | Corrected pin name typo for PH/IN2                                                                                                          |                                            |
| •  | EC table - V <sub>VM_REV</sub> typical value changed to 1.4 V                                                                               |                                            |
| •  | EC table - $R_{LVL3of3}$ for MODE pin increased to 250 K $\Omega$ minimum                                                                   | 10<br>(1 E to 0 E KO)                      |
| •  | EC table - Updated typical R <sub>ON</sub> values, updated R <sub>Hi-Z</sub> values to a range o                                            |                                            |
| •  | EC table - Removed the limitations for certain slew rate settings (SR = 3'the setting $SR = 3'the set = 10^{-5} M/max$                      |                                            |
|    | SR <sub>HS_ON</sub> to 6.5 V/µsec                                                                                                           |                                            |
| •  | EC table - Reduced IPROPI_LIM min value to 4.5 V                                                                                            |                                            |
| •  | EC table - Increased I <sub>PD_OLA</sub> range to 1 - 9 mA                                                                                  |                                            |
| •  | Typical characteristics - Corrected FET RON plot, improved A <sub>IPROPI</sub> plot                                                         |                                            |
| •  | Block diagram for P-variant - Corrected VDD pin typo                                                                                        |                                            |
| •  | Feature description for PWM mode - Removed pre-production information                                                                       |                                            |
| •  | Feature description for Register - Pin control - Removed pre-production in                                                                  |                                            |
| •  | Feature description for SR - Removed limitations for settings 0x0, 0x1 and                                                                  |                                            |
|    | removed pre-production information and duplication of SR tables (Refer E                                                                    |                                            |
|    | instead). Also corrected SR <sub>HS_ON</sub> to 6.5 V/µsec                                                                                  |                                            |
| •  | Feature description for ITRIP regulation - Removed pre-production inform                                                                    |                                            |
|    | levels using external DAC                                                                                                                   |                                            |
| •  | Feature description for DIAG pin (HW variant only) - Corrected behavior f                                                                   |                                            |
| •  | Feature description update for OLP - Removed feature exception for DRV                                                                      |                                            |
| •  | Feature description update for OLA - Added clarification on fault clearing                                                                  |                                            |
| •  | Functional states - Removed pre-production information                                                                                      |                                            |
| •  | SDO frame - Removed pre-production information                                                                                              |                                            |
| •  | User registers - Removed pre-production information                                                                                         |                                            |
| •  | Typical application - Added recommendations for EMC, improved pin use number in the application diagram for the HW variant in VQFN-HR packa |                                            |
|    |                                                                                                                                             |                                            |

DRV8245-Q1 SLVSFJ1B – NOVEMBER 2021 – REVISED JULY 2022

| C | hanges from Revision A (January 2022) to Revision B (July 2022)                                                    | Page |
|---|--------------------------------------------------------------------------------------------------------------------|------|
| • | Device comparison - Removed pre-production information, slew rate and off-state diagnostics feature                |      |
|   | exceptions for DRV8245HRXZQ1 and DRV8244SRYJQ1                                                                     | 4    |
| • | Corrected pin name typo for PH/IN2                                                                                 |      |
| • | EC table - V <sub>VM REV</sub> typical value changed to 1.4 V                                                      | 13   |
| • | EC table - R <sub>LVL3of3</sub> for MODE pin increased to 250 KΩ minimum                                           | 15   |
| • | EC table - Updated typical R <sub>ON</sub> values, updated R <sub>Hi-Z</sub> values to a range of (0.9 to 5.63 KΩ) |      |
| • | EC table - Removed the limitations for LVL2 slew rate setting                                                      |      |
| • | EC table - Reduced IPROPI_LIM min value to 4.5 V                                                                   | 18   |
| • | EC table - Increased I <sub>PD OLA</sub> range to 2 - 13.82 mA                                                     | 19   |
| • | Typical characteristics - Corrected FET RON plot and LS OCP plot, improved AIPROPI plot                            |      |
| • | Block diagram for P-variant - Corrected VDD pin typo                                                               | 31   |
|   | Feature description for PWM mode - Removed pre-production information                                              | 35   |
| • | Feature description for Register - Pin control - Removed pre-production information                                | 37   |
| • | Feature description for SR - Removed limitations for LVL2 for DRV8245HRXZQ1, removed pre-product                   | tion |
|   | information and duplication of SR tables (Refer Electrical Characteristics table instead)                          | 38   |
|   | Feature description for ITRIP regulation - Removed pre-production information, added note on linear IT             | RIP  |
|   | levels using external DAC                                                                                          | 38   |
|   | Feature description for DIAG pin (HW variant only) - Corrected behavior for LVL5 setting                           | 41   |
|   | Feature description update for OLP - Removed feature exception for DRV8245HRXZQ1                                   |      |
|   | Feature description update for OLA - Added clarification on fault clearing when drive direction is reverse         | ed4  |
|   | Functional states - Removed pre-production information                                                             |      |
|   | SDO frame - Removed pre-production information                                                                     |      |
|   | User registers - Removed pre-production information                                                                |      |
|   | Typical application - Added recommendations for EMC, improved pin use-case description, corrected p                |      |
|   | number in the application diagram for the HW variant in VQFN-HR package                                            |      |

The datasheet number will be changing.

| Device Family | Change From: | Change To: |
|---------------|--------------|------------|
| DRV8243-Q1    | SLVSG23A     | SLVSG23B   |
| DRV8244-Q1    | SLVSG24A     | SLVSG24B   |
| DRV8245-Q1    | SLVSFJ1A     | SLVSFJ1B   |

These changes may be reviewed at the datasheet links provided.

https://www.ti.com/product/DRV8243-Q1

https://www.ti.com/product/DRV8244-Q1

https://www.ti.com/product/DRV8245-Q1

Error! Bookmark not defined.

Reason for Change:

To accurately reflect device characteristics.

Anticipated impact on Fit, Form, Function, Quality or Reliability (positive / negative): No anticipated impact. This is a specification change announcement only. There are no changes to the actual device.

## Changes to product identification resulting from this notification:

None.

| Product Affected: |                 |                 |  |  |  |
|-------------------|-----------------|-----------------|--|--|--|
| DRV8245HQRXZRQ1   | DRV8243HQRXYRQ1 | DRV8244SQRYJRQ1 |  |  |  |

For questions regarding this notice, e-mails can be sent to the contact shown below or your local Field Sales Representative.

| Location    | E-Mail                               |  |  |  |
|-------------|--------------------------------------|--|--|--|
| WW PCN Team | <u>PCN ww admin team@list.ti.com</u> |  |  |  |

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<u>www.ti.com/legal/termsofsale.html</u>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.