# **Dual D-Type Flip-Flop with Set and Reset** The MC74VHCT74A is an advanced high speed CMOS D-type flip-flop fabricated with silicon gate CMOS technology. It achieves high speed operation similar to equivalent Bipolar Schottky TTL while maintaining CMOS low power dissipation. The signal level applied to the D input is transferred to Q output during the positive going transition of the Clock pulse. Reset $(\overline{RD})$ and Set $(\overline{SD})$ are independent of the Clock (CP) and are accomplished by setting the appropriate input Low. The internal circuit is composed of three stages, including a buffer output which provides high noise immunity and stable output. The inputs tolerate voltages up to 7.0~V, allowing the interface of 5.0~V systems to 3.0~V systems. The VHCT inputs are compatible with TTL levels. This device can be used as a level converter for interfacing 3.3 V to 5.0 V, because it has full 5.0 V CMOS level output swings. The VHCT74A input structures provide protection when voltages between 0 V and 5.5 V are applied, regardless of the supply voltage. The output structures also provide protection when $V_{\rm CC}$ = 0 V. These input and output structures help prevent device destruction caused by supply voltage – input/output voltage mismatch, battery backup, hot insertion, etc. # **Features** - High Speed: $f_{max} = 60 \text{ MHz}$ (Typ) at $V_{CC} = 5.0 \text{ V}$ - Low Power Dissipation: $I_{CC} = 2 \mu A \text{ (Max)}$ at $T_A = 25^{\circ}\text{C}$ - Power Down Protection Provided on Inputs - Balanced Propagation Delays - Designed for 4.5 V to 5.5 V Operating Range - Low Noise: V<sub>OLP</sub> = 0.8 V (Max) - Pin and Function Compatible with Other Standard Logic Families - Latchup Performance Exceeds 300 mA - ESD Performance: HBM > 2000 V; Machine Model > 200 V - Chip Complexity: 128 FETs or 32 Equivalent Gates - Pb-Free Packages are Available Figure 2. Logic Diagram # ON Semiconductor® http://onsemi.com # MARKING DIAGRAMS A = Assembly Location WL. L = Wafer Lot WL, L = Wafer Lot Y = Year WW, W = Work Week G or ■ = Pb-Free Package (Note: Microdot may be in either location) | RD1 [ | 1 ● | 14 | □ v <sub>cc</sub> | |-------|-----|----|-------------------| | D1 [ | 2 | 13 | RD2 | | CP1 | 3 | 12 | D2 | | SD1 | 4 | 11 | CP2 | | Q1 [ | 5 | 10 | SD2 | | Q1 [ | 6 | 9 | ] Q2 | | GND [ | 7 | 8 | Q2 | | | | | | Figure 1. Pin Assignment # **FUNCTION TABLE** | Inputs | | | | Out | puts | |--------|----|---------------|---|-------|-------| | SD | RD | СР | D | Q | Q | | L | Н | Х | Χ | Н | L | | H | L | X | X | L | Н | | L | L | X | X | H* | H* | | H | Н | _ | Н | Н | L | | H | Н | $\mathcal{L}$ | L | L | Н | | H | Н | L | Χ | No Cl | nange | | H | Н | Н | Χ | No Cl | nange | | Н | Н | ~ | Χ | | nange | \*Both outputs will remain high as long as Set and Reset are low, but the output states are unpredictable if Set and Reset go high simultaneously. # **ORDERING INFORMATION** See detailed ordering and shipping information on page 3 of this data sheet. # **MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | | |------------------|------------------------------------------------------------------|------------------------------------------------|---------------|----| | V <sub>CC</sub> | DC Supply Voltage | | -0.5 to + 7.0 | V | | V <sub>in</sub> | DC Input Voltage | | -0.5 to + 7.0 | V | | V <sub>out</sub> | DC Output Voltage V <sub>CC</sub> = 0<br>High or Low State | -0.5 to + 7.0<br>-0.5 to V <sub>CC</sub> + 0.5 | ٧ | | | I <sub>IK</sub> | Input Diode Current | -20 | mA | | | I <sub>OK</sub> | Output Diode Current (V <sub>OUT</sub> < GND; V <sub>OUT</sub> > | · V <sub>CC</sub> ) | ±20 | mA | | l <sub>out</sub> | DC Output Current, per Pin | | ±25 | mA | | I <sub>CC</sub> | DC Supply Current, V <sub>CC</sub> and GND Pins | ±50 | mA | | | P <sub>D</sub> | | ackages†<br>Package† | 500<br>450 | mW | | T <sub>stg</sub> | Storage Temperature | | -65 to + 150 | °C | This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{out}$ ) $\leq$ $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $V_{\rm CC}$ ). Unused outputs must be left open. Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. †Derating – SOIC Packages: – 7 mW/°C from 65° to 125°C TSSOP Package: – 6.1 mW/°C from 65° to 125°C # RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | | Max | Unit | |---------------------------------|---------------------------------------------------------------------|-----|------------------------|------| | V <sub>CC</sub> | DC Supply Voltage | 4.5 | 5.5 | V | | V <sub>in</sub> | DC Input Voltage | 0 | 5.5 | V | | V <sub>out</sub> | DC Output Voltage V <sub>CC</sub> = 0 High or Low State | 0 | 5.5<br>V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Temperature | -55 | + 125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time $V_{CC} = 5.0 \text{ V} \pm 0.5 \text{ V}$ | 0 | 20 | ns/V | # DC ELECTRICAL CHARACTERISTICS | | | | v <sub>cc</sub> | T, | A = 25° | С | $T_A = -55$ | to 125°C | | |------------------|-------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------|------|---------|------|-------------|----------|------| | Symbol | Parameter | Test Conditions | v | Min | Тур | Max | Min | Max | Unit | | V <sub>IH</sub> | Minimum High-Level Input Voltage | | 4.5 to 5.5 | 2.0 | | | 2.0 | | V | | V <sub>IL</sub> | Maximum Low-Level Input Voltage | | 4.5 to 5.5 | | | 0.8 | | 0.8 | V | | V <sub>OH</sub> | Minimum High-Level Output | I <sub>OH</sub> = -50 μA | 4.5 | 4.4 | 4.5 | | 4.4 | | V | | | Voltage<br> V <sub>in</sub> = V <sub>IH</sub> or V <sub>IL</sub> | I <sub>OH</sub> = -8 mA | 4.5 | 3.94 | | | 3.80 | | | | V <sub>OL</sub> | Maximum Low-Level Output | I <sub>OL</sub> = 50 μA | 4.5 | | 0.0 | 0.1 | | 0.1 | V | | | Voltage<br>V <sub>in</sub> = V <sub>IH</sub> or V <sub>IL</sub> | I <sub>OL</sub> = 8 mA | 4.5 | | | 0.36 | | 0.44 | | | l <sub>in</sub> | Maximum Input Leakage Current | V <sub>in</sub> = 5.5 V or GND | 0 to 5.5 | | | ±0.1 | | ±1.0 | μΑ | | I <sub>CC</sub> | Maximum Quiescent Supply Current | V <sub>in</sub> = V <sub>CC</sub> or GND | 5.5 | | | 2.0 | | 20.0 | μΑ | | I <sub>CCT</sub> | Quiescent Supply Current | Per Input: V <sub>IN</sub> = 3.4 V<br>Other Input: V <sub>CC</sub> or<br>GND | 5.5 | | | 1.35 | | 1.50 | mA | | I <sub>OPD</sub> | Output Leakage Current | V <sub>OUT</sub> = 5.5 V | 0 | | | 0.5 | | 5.0 | μΑ | # AC ELECTRICAL CHARACTERISTICS (Input $t_r = t_f = 3.0$ ns) | | | | | T <sub>A</sub> = 25°C | | T <sub>A</sub> = - 55 to 125°C | | | | |----------------------------------------|--------------------------------------------------|--------------------------|--------------------------------------------------|-----------------------|------------|--------------------------------|------------|--------------|------| | Symbol | Parameter | Test Condi | tions | Min | Тур | Max | Min | Max | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay,<br>CP to Q or Q | $V_{CC} = 5.0 \pm 0.5 V$ | C <sub>L</sub> = 15 pF<br>C <sub>L</sub> = 50 pF | | 5.8<br>6.3 | 7.8<br>8.8 | 1.0<br>1.0 | 9.0<br>10.0 | ns | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay,<br>SD or RD to Q or Q | $V_{CC} = 5.0 \pm 0.5 V$ | C <sub>L</sub> = 15 pF<br>C <sub>L</sub> = 50 pF | | 7.6<br>8.1 | 10.4<br>11.4 | 1.0<br>1.0 | 12.0<br>13.0 | ns | | f <sub>max</sub> | Maximum Clock Frequency<br>(50% Duty Cycle) | $V_{CC} = 5.0 \pm 0.5 V$ | C <sub>L</sub> = 15 pF<br>C <sub>L</sub> = 50 pF | 100<br>80 | 160<br>140 | | 80<br>65 | | MHz | | C <sub>in</sub> | Maximum Input Capacitance | | | | 4 | 10 | | 10 | pF | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | |-----------------|----------------------------------------|-----------------------------------------|----| | C <sub>PD</sub> | Power Dissipation Capacitance (Note 1) | 24 | pF | <sup>1.</sup> C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: I<sub>CC(OPR)</sub> = C<sub>PD</sub> • V<sub>CC</sub> • f<sub>in</sub> + I<sub>CC</sub>/2 (per flip-flop). C<sub>PD</sub> is used to determine the no–load dynamic power consumption; P<sub>D</sub> = C<sub>PD</sub> • V<sub>CC</sub><sup>2</sup> • f<sub>in</sub> + I<sub>CC</sub> • V<sub>CC</sub>. # **TIMING REQUIREMENTS** (Input $t_r = t_f = 3.0 \text{ ns}$ ) | | | V <sub>CC</sub> | Guara | | | |------------------|---------------------------------------|-----------------|-----------------------|--------------------------------|------| | Symbol | Parameter | V | T <sub>A</sub> = 25°C | T <sub>A</sub> = - 55 to 125°C | Unit | | t <sub>w</sub> | Minimum Pulse Width, CP | 5.0 ± 0.5 | 5.0 | 5.0 | ns | | t <sub>w</sub> | Minimum Pulse Width, RD or SD | 5.0 ± 0.5 | 5.0 | 5.0 | ns | | t <sub>su</sub> | Minimum Setup Time, D to CP | 5.0 ± 0.5 | 5.0 | 5.0 | ns | | t <sub>h</sub> | Minimum Hold Time, D to CP | 5.0 ± 0.5 | 0.0 | 0.0 | ns | | t <sub>rec</sub> | Minimum Recovery Time, SD or RD to CP | $5.0 \pm 0.5$ | 3.5 | 3.5 | ns | # **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |------------------|----------------------|-----------------------| | MC74VHCT74AD | SOIC-14 | 55 Units / Rail | | MC74VHCT74ADR2 | SOIC-14 | 2500 / Tape & Reel | | MC74VHCT74ADR2G | SOIC-14<br>(Pb-Free) | 2500 / Tape & Reel | | MC74VHCT74ADT | TSSOP-14* | 96 Units / Rail | | MC74VHCT74ADTR2 | TSSOP-14* | 2500 / Tape & Reel | | MC74VHCT74ADTR2G | TSSOP-14* | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>\*</sup>This package is inherently Pb-Free. Figure 3. Switching Waveform Figure 4. Switching Waveform Figure 5. Switching Waveform <sup>\*</sup>Includes all probe and jig capacitance Figure 6. Switching Waveform Figure 7. Input Equivalent Circuit SOIC-14 NB CASE 751A-03 ISSUE L **DATE 03 FEB 2016** # INCHES MILLIMETERS | DIM | MIN | MAX | MIN | MAX | |-----|------|------|-------|-------| | Α | 1.35 | 1.75 | 0.054 | 0.068 | | A1 | 0.10 | 0.25 | 0.004 | 0.010 | | АЗ | 0.19 | 0.25 | 0.008 | 0.010 | | p | 0.35 | 0.49 | 0.014 | 0.019 | | D | 8.55 | 8.75 | 0.337 | 0.344 | | Е | 3.80 | 4.00 | 0.150 | 0.157 | | е | 1.27 | BSC | 0.050 | BSC | | Н | 5.80 | 6.20 | 0.228 | 0.244 | | h | 0.25 | 0.50 | 0.010 | 0.019 | | ٦ | 0.40 | 1.25 | 0.016 | 0.049 | | М | 0 ° | 7 ° | 0 ° | 7 ° | 5. MAXIMUM MOLD PROTRUSION 0.15 PER NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF AT MAXIMUM MATERIAL CONDITION. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS. # **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code Α = Assembly Location WL = Wafer Lot Υ = Year WW = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. # **SOLDERING FOOTPRINT\*** DIMENSIONS: MILLIMETERS # **STYLES ON PAGE 2** | DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-14 NB | | PAGE 1 OF 2 | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others. <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. # SOIC-14 CASE 751A-03 ISSUE L # DATE 03 FEB 2016 | STYLE 1: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. NO CONNECTION 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. NO CONNECTION 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 2:<br>CANCELLED | STYLE 3: PIN 1. NO CONNECTION 2. ANODE 3. ANODE 4. NO CONNECTION 5. ANODE 6. NO CONNECTION 7. ANODE 8. ANODE 9. ANODE 10. NO CONNECTION 11. ANODE 12. ANODE 13. NO CONNECTION 14. COMMON CATHODE | STYLE 4: PIN 1. NO CONNECTION 2. CATHODE 3. CATHODE 4. NO CONNECTION 5. CATHODE 6. NO CONNECTION 7. CATHODE 8. CATHODE 9. CATHODE 10. NO CONNECTION 11. CATHODE 12. CATHODE 13. NO CONNECTION 14. COMMON ANODE | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | STYLE 5: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. NO CONNECTION 7. COMMON ANODE 8. COMMON CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 6: PIN 1. CATHODE 2. CATHODE 3. CATHODE 4. CATHODE 5. CATHODE 6. CATHODE 7. CATHODE 8. ANODE 9. ANODE 10. ANODE 11. ANODE 12. ANODE 13. ANODE 14. ANODE | STYLE 7: PIN 1. ANODE/CATHODE 2. COMMON ANODE 3. COMMON CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. ANODE/CATHODE 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. COMMON CATHODE 12. COMMON ANODE 13. ANODE/CATHODE 14. ANODE/CATHODE | STYLE 8: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. ANODE/CATHODE 7. COMMON ANODE 8. COMMON ANODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. NO CONNECTION 12. ANODE/CATHODE 13. ANODE/CATHODE 14. COMMON CATHODE | | DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOIC-14 NB | | PAGE 2 OF 2 | onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. **DATE 17 FEB 2016** - NOTES. 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD - FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. DIMENSION B DOES NOT INCLUDE - INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL - INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR DEFERENCE ONLY - REFERENCE ONLY. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIMETERS | | INCHES | | |-----|-------------|------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | С | - | 1.20 | | 0.047 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.65 BSC | | 0.026 BSC | | | Н | 0.50 | 0.60 | 0.020 | 0.024 | | J | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | L | 6.40 BSC | | 0.252 BSC | | | М | 0° | 8° | 0° | 8 ° | # **GENERIC MARKING DIAGRAM\*** = Assembly Location = Wafer Lot V = Year W = Work Week = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking. | SOLDERING | FOOTPRINT | |------------------|-------------------------| | 7. | 06 <del></del> | | 1 | | | | | | | 0.65<br>PITCH | | 14X<br>0.36 1.26 | DIMENSIONS: MILLIMETERS | | DOCUMENT NUMBER: | 98ASH70246A | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | TSSOP-14 WB | | PAGE 1 OF 1 | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer pu #### **PUBLICATION ORDERING INFORMATION** LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative